VIPIC IC - Design and Test Aspects of the 3D Pixel Chip

被引:0
|
作者
Deptuch, G. W. [1 ]
Trimpl, M. [1 ]
Yarema, R. [1 ]
Siddons, D. P. [2 ]
Carini, G. [2 ]
Grybos, P. [3 ]
Szczygiel, R. [3 ]
Kachel, M. [3 ]
Kmon, P. [3 ]
Maj, P. [3 ]
机构
[1] Fermilab Natl Accelerator Lab, ASIC Dev Grp, Dept Elect Engn, Particle Phys Div, POB 500, Batavia, IL 60510 USA
[2] Brookhaven Natl Lab, Upton, NY 11973 USA
[3] AGH Univ Sci & Technol, Dept Measurement & Instrumentat, PL-30059 Krakow, Poland
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We report on the design of the VIPIC IC (Vertically Integrated Pixel Imaging Chip) designed for X-ray Photon Correlation Spectroscopy (XPCS) experiments by FNAL in collaboration with AGH-UST. The VIPIC chip is a prototype matrix with 64 x 64 pixels with 80 mu m x 80 mu m pixel size and consists of two layers: analog and digital. The single analog pixel cell consists of a charge sensitive amplifier, a shaper, a single current discriminator and trim DACs. The simulated gain is 52 mu V/e(-), the noise ENC < 150 e(-) rms (with C-det = 100 fF) and the peaking time t(p) < 250 ns. The power consumption is 25 mu W/pixel in the analog part. The digital layer of the VIPIC integrated circuit is divided into 16 readout groups of pixels read out in parallel via separate serial ports with nominal frequency of the 100 MHz clock using the LVDS standard. The readout within each group is zero-suppressed. The sparsification scheme (addresses of hit pixels only) allows a dead-time free readout.
引用
收藏
页码:1540 / 1543
页数:4
相关论文
共 50 条
  • [21] 3D INTEGRATION OF MEMS AND IC: DESIGN, TECHNOLOGY AND SIMULATIONS
    Taklo, Maaike M. V.
    Schjolberg-Henriksen, Kari
    Lietaer, Nicolas
    Prainsack, Josef
    Elfving, Anders
    Weber, Josef
    Klein, Matthias
    Schneider, Peter
    Reitz, Sven
    [J]. ADVANCED MATERIALS AND TECHNOLOGIES FOR MICRO/NANO-DEVICES, SENSORS AND ACTUATORS, 2010, : 191 - +
  • [22] PI/SI consideration for enabling 3D IC design
    Son, Jungil
    Moon, Sungwook
    Nam, Seungki
    Kim, Wook
    [J]. IEEE 71ST ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2021), 2021, : 1307 - 1311
  • [23] TSV Redundancy: Architecture and Design Issues in 3D IC
    Hsieh, Ang-Chih
    Hwang, TingTing
    Chang, Ming-Tung
    Tsai, Min-Hsiu
    Tseng, Chih-Mou
    Li, Hung-Chun
    [J]. 2010 DESIGN, AUTOMATION & TEST IN EUROPE (DATE 2010), 2010, : 166 - 171
  • [24] Test structures for the evaluation of 3D chip interconnection schemes
    Mathewson, A.
    Brun, J.
    Franiatte, R.
    Nowodzinski, A.
    Ancient, R.
    Sillon, N.
    Depoutot, F.
    Dubois-Bonvalot, B.
    [J]. 2008 IEEE INTERNATIONAL CONFERENCE ON MICROELECTRONIC TEST STRUCTURES, CONFERENCE PROCEEDINGS, 2008, : 117 - +
  • [25] 3D IC Process Development for Enabling Chip-on-Chip and Chip on Wafer Multi-Stacking at Assembly
    Daily, R.
    Capuz, G.
    Wang, T.
    Bex, P.
    Struyf, H.
    Sleeckx, E.
    Demeurisse, C.
    Attard, A.
    Eberharter, W.
    Klingler, H.
    [J]. 2015 INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING AND IMAPS ALL ASIA CONFERENCE (ICEP-IAAC), 2015, : 56 - 60
  • [26] A Segmented CA Based Approach to Test TSVs in 3D IC
    Chakraborty, Bidesh
    Dalui, Mamata
    [J]. FOURTH INTERNATIONAL CONFERENCE ON INTELLIGENT SYSTEMS, MODELLING AND SIMULATION (ISMS 2013), 2013, : 669 - 673
  • [27] Full-chip Monolithic 3D IC Design and Power Performance Analysis with ASAP7 Library
    Chang, Kyungwook
    Ku, Bon Woong
    Sinha, Saurabh
    Lim, Sung Kyu
    [J]. 2017 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2017, : 1005 - 1010
  • [28] An on-Chip Fast Readout Sparsification for a 256-Pixel 3D Device
    Gabrielli, A.
    Giorgi, F.
    Villa, M.
    Morsani, F.
    [J]. 2009 IEEE NUCLEAR SCIENCE SYMPOSIUM CONFERENCE RECORD, VOLS 1-5, 2009, : 1158 - +
  • [29] Design Methodology: Edgeless 3D ASICs with complex in-pixel processing for Pixel Detectors
    Fahim, Farah
    Deptuch, Grzegorz W.
    Hoff, James R.
    Mohseni, Hooman
    [J]. OPTICAL SENSING, IMAGING, AND PHOTON COUNTING: NANOSTRUCTURED DEVICES AND APPLICATIONS, 2015, 9555
  • [30] A full chip scale numerical simulation method for thermal management of 3D IC
    Wang, Ningyu
    Jin, Yufeng
    Pi, Yudan
    Wang, Wei
    [J]. 2016 17TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY (ICEPT), 2016, : 690 - 693