3D IC Process Development for Enabling Chip-on-Chip and Chip on Wafer Multi-Stacking at Assembly

被引:0
|
作者
Daily, R. [1 ]
Capuz, G. [1 ]
Wang, T. [1 ]
Bex, P. [1 ]
Struyf, H. [1 ]
Sleeckx, E. [1 ]
Demeurisse, C. [1 ]
Attard, A. [2 ]
Eberharter, W. [2 ]
Klingler, H. [2 ]
机构
[1] IMEC, Kapeldreef 75, B-3001 Leuven, Belgium
[2] BESI Austria GmbH, A-6241 Radfeld, Austria
关键词
3D; stacking; temperature; UF; Thermocompression; Chip-on-Chip; Chip-on-Wafer; TCB;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Along with the flow and the fundamental focus on 3D integration, is the study in enabling stacking as well as assessing the needs to make it comparable to current manufacturing standards. To do this we take a look on key essential elements of a manufacturing line and applying it to the stacking process. Key areas of focus is process stability, control and ability to reducing the bond parameters (time, temp and force). With this we take a look at the developments done to enable such a condition and allowing the gathering and analysis of relevant data for enabling chip-on-chip (CoC) and chip on-wafer (CoW) stacking in assembly production. CoC and CoW bonding is a stacking scheme in the 3D IC integration flow where diced top dies are bonded individually, using thermocompression bonding (TCB), directly over a whole bottom wafer or individual chips. These two methods have their advantages and disadvantages during assembly. One is to bond each chip only on another individual chips diced prior stacking, which is identified as CoC. Another is to place multiple chips in a single whole wafer then do the dicing afterwards. Both can be configured to adapt for multi-stacking. In this paper, we present the applicability of each process to actual production. We place side by side advantages and disadvantages for both methods with actual bond results. We also take a look on major parameters involved and innovative solutions used to address challenges. Coverage of this paper involves CoC and CoW stacking. Experiments are done on units using no-flow underfill (NUF) and wafer-level underfill (WLUF). The study covers learning's on the process development of die multi-stacking on 3D IC applications The paper will cover parameters, equipment and materials involved during the CoC and CoW bonding process. The goal of the paper is to show process development advances on 3D integration.
引用
收藏
页码:56 / 60
页数:5
相关论文
共 50 条
  • [1] A Novel 3D IC Assembly Process for Ultra-Thin Chip Stacking
    Lin, Yu-Min
    Zhan, Chau-Jie
    Hsiao, Zhi-Cheng
    Fu, Huan-Chun
    Cheng, Ren-Shin
    Huang, Yu-Wei
    Huang, Shin-Yi
    Chen, Su-Mei
    Fan, Chia-Wen
    Chien, Chun-Hsien
    Ko, Cheng-Ta
    Guo, Yu-Huan
    Lee, Chang-Chun
    Tsutsumi, Yoshihiro
    Woo, Junsoo
    Suzuki, Yoshikazu
    Sato, Yusuke
    Liu, Chien-Ting
    Chao, Chih-Heng
    [J]. 2014 INTERNATIONAL CONFERENCE ON ELECTRONICS PACKAGING (ICEP), 2014, : 470 - 474
  • [2] Enabling technologies for 3D chip stacking
    Leduc, Patrick
    Di Cioccio, Lea
    Charlet, Barbara
    Rousseau, Maxime
    Assous, Myriamn
    Bouchu, David
    Roule, Anne
    Zussy, Marc
    Gueguen, Pierric
    Roman, Antonio
    Rozeau, Olivier
    Heitzmann, Michel
    Nieto, Jean-Pierre
    Vandroux, Laurent
    Haumesser, Paul-Henri
    Quenouillere, Remi
    Toffoli, Alain
    Sixt, Pierre
    Maitrejean, Sylvain
    Clavelier, Laurent
    Sillon, Nicolas
    [J]. 2008 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS AND APPLICATIONS (VLSI-TSA), PROCEEDINGS OF TECHNICAL PROGRAM, 2008, : 76 - 78
  • [3] Chip-on-chip 3D optical interconnect with passive alignment
    Lo, JCC
    Lee, SWR
    Wu, JS
    Kim, JK
    Yuen, MMF
    [J]. 54TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, VOLS 1 AND 2, PROCEEDINGS, 2004, : 2015 - 2019
  • [4] Development of Chip-on-Chip with Face to Face Technology as a Low Cost Alternative for 3D Packaging
    Sutanto, J.
    Kang, D. H.
    Ma, S. Y.
    Yoon, J. H.
    Oh, K. S.
    Oh, Michael
    Park, K. R.
    Lanzone, R.
    Huemoeller, R.
    [J]. 2013 IEEE 63RD ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2013, : 955 - 965
  • [5] Novel Chip Stacking Process for 3D Integration
    Lee, Jaesik
    Fernandez, Daniel M.
    Paing, Myo
    Yeo, Yen Chen
    Gao, Shan
    [J]. 2011 IEEE 61ST ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2011, : 1939 - 1943
  • [6] Chip-to-wafer stacking technology for 3D system integration
    Klumpp, A
    Merkel, R
    Wieland, R
    Ramm, P
    [J]. 53RD ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, 2003 PROCEEDINGS, 2003, : 1080 - 1083
  • [7] Assembly Process and Reliability Assessment of TSV/RDL/IPD Interposer with Multi-Chip-Stacking for 3D IC Integration SiP
    Zhan, Chau-Jie
    Tzeng, Pei-Jer
    Lau, John H.
    Dai, Ming-Ji
    Chien, Heng-Chieh
    Lee, Ching-Kuan
    Wu, Shang-Tsai
    Kao, Kuo-Shu
    Huang, Shin-Yi
    Fan, Chia-Wen
    Chung, Su-Ching
    Huang, Yu-Wei
    Lin, Yu-Min
    Chang, Jing-Yao
    Yang, Tsung-Fu
    Chen, Tai-Hung
    Lo, Robert
    Kao, M. J.
    [J]. 2012 IEEE 62ND ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2012, : 548 - 554
  • [8] 3D chip-to-chip stacking with through silicon interconnects
    Lo, Wei-Chung
    Chang, Shu-Ming
    Chen, Yu-Hua
    Ko, Jeng-Dar
    Kuo, Tzu-Ying
    Chang, Hsiang-Hung
    Shih, Ying-Ching
    [J]. 2007 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS AND APPLICATIONS (VLSI-TSA), PROCEEDINGS OF TECHNICAL PAPERS, 2007, : 72 - +
  • [9] Process Integration and Reliability Test for 3D Chip Stacking with Thin Wafer Handling Technology
    Chang, H. H.
    Huang, J. H.
    Chiang, C. W.
    Hsiao, Z. C.
    Fu, H. C.
    Chien, C. H.
    Chen, Y. H.
    Lo, W. C.
    Chiang, K. N.
    [J]. 2011 IEEE 61ST ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2011, : 304 - 311
  • [10] Microcontacts with sub-30 μm pitch for 3D chip-on-chip integration
    Huebner, H.
    Penka, S.
    Barchmann, B.
    Eigner, M.
    Gruber, W.
    Nobis, M.
    Janka, S.
    Kristen, G.
    Schneegans, M.
    [J]. MICROELECTRONIC ENGINEERING, 2006, 83 (11-12) : 2155 - 2162