3D IC Process Development for Enabling Chip-on-Chip and Chip on Wafer Multi-Stacking at Assembly

被引:0
|
作者
Daily, R. [1 ]
Capuz, G. [1 ]
Wang, T. [1 ]
Bex, P. [1 ]
Struyf, H. [1 ]
Sleeckx, E. [1 ]
Demeurisse, C. [1 ]
Attard, A. [2 ]
Eberharter, W. [2 ]
Klingler, H. [2 ]
机构
[1] IMEC, Kapeldreef 75, B-3001 Leuven, Belgium
[2] BESI Austria GmbH, A-6241 Radfeld, Austria
关键词
3D; stacking; temperature; UF; Thermocompression; Chip-on-Chip; Chip-on-Wafer; TCB;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Along with the flow and the fundamental focus on 3D integration, is the study in enabling stacking as well as assessing the needs to make it comparable to current manufacturing standards. To do this we take a look on key essential elements of a manufacturing line and applying it to the stacking process. Key areas of focus is process stability, control and ability to reducing the bond parameters (time, temp and force). With this we take a look at the developments done to enable such a condition and allowing the gathering and analysis of relevant data for enabling chip-on-chip (CoC) and chip on-wafer (CoW) stacking in assembly production. CoC and CoW bonding is a stacking scheme in the 3D IC integration flow where diced top dies are bonded individually, using thermocompression bonding (TCB), directly over a whole bottom wafer or individual chips. These two methods have their advantages and disadvantages during assembly. One is to bond each chip only on another individual chips diced prior stacking, which is identified as CoC. Another is to place multiple chips in a single whole wafer then do the dicing afterwards. Both can be configured to adapt for multi-stacking. In this paper, we present the applicability of each process to actual production. We place side by side advantages and disadvantages for both methods with actual bond results. We also take a look on major parameters involved and innovative solutions used to address challenges. Coverage of this paper involves CoC and CoW stacking. Experiments are done on units using no-flow underfill (NUF) and wafer-level underfill (WLUF). The study covers learning's on the process development of die multi-stacking on 3D IC applications The paper will cover parameters, equipment and materials involved during the CoC and CoW bonding process. The goal of the paper is to show process development advances on 3D integration.
引用
收藏
页码:56 / 60
页数:5
相关论文
共 50 条
  • [41] Effect of Wafer Level Underfill on the Microbump Reliability of Ultrathin-Chip Stacking Type 3D-IC Assembly during Thermal Cycling Tests
    Lee, Chang-Chun
    MATERIALS, 2017, 10 (10)
  • [42] Bonding Technologies for Chip Level and Wafer Level 3D integration
    Sakuma, Katsuyuki
    Skordas, Spyridon
    Zitzi, Jeffrey
    Perfecto, Eric
    Guthrie, William
    Guerin, Luc
    Langlois, Richard
    Liu, Hsichang
    Ramachandran, Koushik
    Lin, Wei
    Winste, Kevin
    Kohara, Sayuri
    Sueoka, Kuniaki
    Angyal, Matthew
    Graves-Abel, Troy
    Berger, Daniel
    Knickerbocker, John
    Iyer, Subramanian
    2014 IEEE 64TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2014, : 647 - 654
  • [43] Optimizing Au and In micro-bumping for 3D chip stacking
    Zhang, W.
    Matin, A.
    Beyne, E.
    Ruythooren, W.
    58TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, PROCEEDINGS, 2008, : 1984 - 1989
  • [44] Micro Cu bump Interconnection on 3D chip stacking technology
    Tanida, Kazumasa
    Umemoto, Mitsuo
    Tanaka, Naotaka
    Tomita, Yoshihiro
    Takahashi, Kenji
    Japanese Journal of Applied Physics, Part 1: Regular Papers and Short Notes and Review Papers, 2004, 43 (4 B): : 2264 - 2270
  • [45] Foundry TSV Enablement For 2.5D/3D Chip Stacking
    Yu, Remi
    2012 IEEE HOT CHIPS 24 SYMPOSIUM (HCS), 2012,
  • [46] Dynamic peeling process of IC chip from substrate based on a 3D analytical model
    Fu, Jinping
    Du, Wei
    Hou, Huiming
    Zhao, Xiaohua
    Wu, Tao
    INTERNATIONAL JOURNAL OF SOLIDS AND STRUCTURES, 2023, 279
  • [47] VIPIC IC - Design and Test Aspects of the 3D Pixel Chip
    Deptuch, G. W.
    Trimpl, M.
    Yarema, R.
    Siddons, D. P.
    Carini, G.
    Grybos, P.
    Szczygiel, R.
    Kachel, M.
    Kmon, P.
    Maj, P.
    2010 IEEE NUCLEAR SCIENCE SYMPOSIUM CONFERENCE RECORD (NSS/MIC), 2010, : 1540 - 1543
  • [48] 3D chip design crafts imaging subsystem on a single chip
    Bursky, D
    ELECTRONIC DESIGN, 2001, 49 (04) : 38 - +
  • [49] Inductive links for 3D stacked chip-to-chip communication
    Sun, X.
    Pantano, N.
    Kim, S. W.
    Van der Plas, G.
    Beyne, E.
    2019 IEEE 69TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2019, : 1215 - 1220
  • [50] Pre-Applied Inter Chip Fill Material and Process for Advanced 3D Chip Stack
    Horibe, Akihiro
    Yamada, Fumiaki
    RELIABILITY AND MATERIALS ISSUES OF SEMICONDUCTOR OPTICAL AND ELECTRICAL DEVICES AND MATERIALS, 2010, 1195