Full-chip Monolithic 3D IC Design and Power Performance Analysis with ASAP7 Library

被引:0
|
作者
Chang, Kyungwook [1 ]
Ku, Bon Woong [1 ]
Sinha, Saurabh [2 ]
Lim, Sung Kyu [1 ]
机构
[1] Georgia Inst Technol, Sch ECE, Atlanta, GA 30332 USA
[2] ARM Inc, Austin, TX USA
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we present full-chip designs and their power, performance, and area (PPA) metrics using the ASAP7 process design kit (PDK) and library. Reliable cell library is a key element in evaluating new technological options such as monolithic 3D (M3D) ICs. Given an RTL, we conduct synthesis and place/route to obtain commercial-quality 2D and M3D IC designs and compare PPA. The ASAP7 library is highly useful to build high-quality designs that accurately reflect 7nm technology node. In addition, the full front-end and back-end access provided in ASAP7 allows us to see the impact of various device and interconnect parameters at the full-chip level for both 2D and monolithic 3D ICs. This work demonstrates the critical role of an academic PDK and library in enabling high-quality research in disruptive technologies such as M3D integration.
引用
收藏
页码:1005 / 1010
页数:6
相关论文
共 50 条
  • [1] Monolithic 3D IC Design: Power, Performance, and Area Impact at 7nm
    Acharya, Kartik
    Chang, Kyungwook
    Ku, Bon Woong
    Panth, Shreepad
    Sinha, Saurabh
    Cline, Brian
    Yeric, Greg
    Lim, Sung Kyu
    [J]. PROCEEDINGS OF THE SEVENTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN ISQED 2016, 2016, : 41 - 48
  • [2] Optimization of Full-Chip Power Distribution Networks in 3D ICs
    Satomi, Yuuta
    Hachiya, Koutaro
    Kanamoto, Toshiki
    Kurokawa, Atsushi
    [J]. 2018 3RD IEEE INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUITS AND MICROSYSTEMS (ICICM), 2018, : 134 - 138
  • [3] TSV Stress-Aware Full-Chip Mechanical Reliability Analysis and Optimization for 3D IC
    Jung, Moongon
    Mitra, Joydeep
    Pan, David Z.
    Lim, Sung Kyu
    [J]. COMMUNICATIONS OF THE ACM, 2014, 57 (01) : 107 - 115
  • [4] Full-Chip Through-Silicon-Via Interfacial Crack Analysis and Optimization for 3D IC
    Jung, Moongon
    Liu, Xi
    Sitaraman, Suresh K.
    Pan, David Z.
    Lim, Sung Kyu
    [J]. 2011 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2011, : 563 - 570
  • [5] Transistor-Level Monolithic 3D Standard Cell Layout Optimization for Full-Chip Static Power Integrity
    Ku, Bon Woong
    Song, Taigon
    Nieuwoudt, Arthur
    Lim, Sung Kyu
    [J]. 2017 IEEE/ACM INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN (ISLPED), 2017,
  • [6] A full-chip 3D computational lithography framework
    Liu, Peng
    Zhang, Zhengfan
    Lan, Song
    Zhao, Qian
    Feng, Mu
    Liu, Hua-yu
    Vellanki, Venu
    Lu, Yen-wen
    [J]. OPTICAL MICROLITHOGRAPHY XXV, PTS 1AND 2, 2012, 8326
  • [7] Full-chip lithography simulation and design analysis - How OPC is changing IC design
    Spence, C
    [J]. METROLOGY, INSPECTION, AND PROCESS CONTROL FOR MICROLITHOGRAPHY XIX, PTS 1-3, 2005, 5752 : XXI - XXXIV
  • [8] Full-chip lithography simulation and design analysis - How OPC is changing IC design
    Spence, C
    [J]. OPTICAL MICROLITHOGRAPHY XVIII, PTS 1-3, 2005, 5754 : XXV - XXXVIII
  • [9] Full-chip lithography simulation and design analysis - How OPC is changing IC design
    Spence, C
    [J]. EMERGING LITHOGRAPHIC TECHNOLOGIES IX, PTS 1 AND 2, 2005, 5751 : 1 - 14
  • [10] Full-chip lithography simulation and design analysis - How OPC is changing IC design
    Spence, C
    [J]. ADVANCES IN RESIST TECHNOLOGY AND PROCESSING XXII, PT 1 AND 2, 2005, 5753 : XIX - XXXII