VIPIC IC - Design and Test Aspects of the 3D Pixel Chip

被引:0
|
作者
Deptuch, G. W. [1 ]
Trimpl, M. [1 ]
Yarema, R. [1 ]
Siddons, D. P. [2 ]
Carini, G. [2 ]
Grybos, P. [3 ]
Szczygiel, R. [3 ]
Kachel, M. [3 ]
Kmon, P. [3 ]
Maj, P. [3 ]
机构
[1] Fermilab Natl Accelerator Lab, ASIC Dev Grp, Dept Elect Engn, Particle Phys Div, POB 500, Batavia, IL 60510 USA
[2] Brookhaven Natl Lab, Upton, NY 11973 USA
[3] AGH Univ Sci & Technol, Dept Measurement & Instrumentat, PL-30059 Krakow, Poland
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We report on the design of the VIPIC IC (Vertically Integrated Pixel Imaging Chip) designed for X-ray Photon Correlation Spectroscopy (XPCS) experiments by FNAL in collaboration with AGH-UST. The VIPIC chip is a prototype matrix with 64 x 64 pixels with 80 mu m x 80 mu m pixel size and consists of two layers: analog and digital. The single analog pixel cell consists of a charge sensitive amplifier, a shaper, a single current discriminator and trim DACs. The simulated gain is 52 mu V/e(-), the noise ENC < 150 e(-) rms (with C-det = 100 fF) and the peaking time t(p) < 250 ns. The power consumption is 25 mu W/pixel in the analog part. The digital layer of the VIPIC integrated circuit is divided into 16 readout groups of pixels read out in parallel via separate serial ports with nominal frequency of the 100 MHz clock using the LVDS standard. The readout within each group is zero-suppressed. The sparsification scheme (addresses of hit pixels only) allows a dead-time free readout.
引用
收藏
页码:1540 / 1543
页数:4
相关论文
共 50 条
  • [41] Simultaneous optimization of the area, wirelength and TSVs in a 3D IC design
    Atul Prakash
    Rajesh Kumar Lal
    [J]. Sādhanā, 47
  • [42] Simultaneous optimization of the area, wirelength and TSVs in a 3D IC design
    Prakash, Atul
    Lal, Rajesh Kumar
    [J]. SADHANA-ACADEMY PROCEEDINGS IN ENGINEERING SCIENCES, 2022, 47 (04):
  • [43] IC Packaging: 3D IC Technology and Methods
    Kumar, Adesh
    Verma, Gaurav
    Nath, Vijay
    Choudhury, Sushabhan
    [J]. PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON NANO-ELECTRONICS, CIRCUITS & COMMUNICATION SYSTEMS, 2017, 403 : 303 - 317
  • [44] 3D Pixel Mechanical Metamaterials
    Pan, Fei
    Li, Yilun
    Li, Zhaoyu
    Yang, Jialing
    Liu, Bin
    Chen, Yuli
    [J]. ADVANCED MATERIALS, 2019, 31 (25)
  • [45] Design and Fabrication of a Reliability Test Chip for 3D-TSV
    Trigg, A. D.
    Yu, Li Hong
    Zhang, Xiaowu
    Chong, Chai Tai
    Kuo, Cheng Cheng
    Khan, Navas
    Yu Daquan
    [J]. 2010 PROCEEDINGS 60TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2010, : 79 - 83
  • [46] Design and implementation of 3D LIDAR based on pixel-by-pixel scanning and DS-OCDMA
    Kim, Gunzung
    Eom, Jeongsook
    Park, Yongwan
    [J]. SMART PHOTONIC AND OPTOELECTRONIC INTEGRATED CIRCUITS XIX, 2017, 10107
  • [47] Fully integrated system-on-chip for pixel based 3D depth and scene mapping
    Popp, Martin
    De Coi, Beat
    Thalmann, Markus
    Gancarz, Radoslav
    Ferrat, Pascal
    Duermueller, Martin
    Britt, Florian
    Annese, Marco
    Ledergerber, Markus
    Catregn, Gion-Pol
    [J]. SENSORS, CAMERAS, AND SYSTEMS FOR INDUSTRIAL AND SCIENTIFIC APPLICATIONS XIII, 2012, 8298
  • [48] 3D/2.5D Stacked IC Cost Modeling and Test Flow Selection
    Hamdioui, Said
    [J]. 2014 9TH IEEE INTERNATIONAL CONFERENCE ON DESIGN & TECHNOLOGY OF INTEGRATED SYSTEMS IN NANOSCALE ERA (DTIS 2014), 2014,
  • [49] Architecture of 3D Memory Cell Array on 3D IC
    Lee, Sang-Yun
    Park, Junil
    [J]. 2012 4TH IEEE INTERNATIONAL MEMORY WORKSHOP (IMW), 2012,
  • [50] 3D Circuit Model for 3D IC Reliability Study
    Tan, Cher Ming
    He, Feifei
    [J]. EUROSIME 2009: THERMAL, MECHANICAL AND MULTI-PHYSICS SIMULATION AND EXPERIMENTS IN MICRO-ELECTRONICS AND MICRO-SYSTEMS, 2009, : 707 - 713