On cancelling the effects of logic sharing for improved path delay fault testability

被引:4
|
作者
Pomeranz, I
Reddy, SM
机构
关键词
D O I
10.1109/TEST.1996.556982
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Sharing of logic among the various primary outputs of a circuit reduces the overall size of the circuit. However, shared logic may have adverse effects on the number of paths and on the path delay fault testability of the circuit. In this work, we propose a procedure to reverse the effects of logic sharing when it causes a significant increase in the number of paths and a significant reduction in testability. Experimental results show that the proposed procedure is apr effective preprocessing step of global optimization, that increases the effectiveness of resynthesis procedures based on local transformations.
引用
收藏
页码:357 / 366
页数:10
相关论文
共 50 条
  • [21] Testability preserving and enhancing transformations for robust delay fault testability
    Karkare, A
    Singla, M
    Jain, A
    [J]. ELEVENTH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 1997, : 370 - 373
  • [22] Design for primitive delay fault testability
    Krstic, A
    Chakradhar, ST
    Chen, KT
    [J]. ITC - INTERNATIONAL TEST CONFERENCE 1997, PROCEEDINGS: INTEGRATING MILITARY AND COMMERCIAL COMMUNICATIONS FOR THE NEXT CENTURY, 1997, : 436 - 445
  • [23] Evaluation of delay fault testability of LUT functions for improved efficiency of FPGA testing
    Krasniewski, A
    [J]. EUROMICRO SYMPOSIUM ON DIGITAL SYSTEMS DESIGN, PROCEEDINGS, 2001, : 310 - 317
  • [24] A new classification of path-delay fault testability in terms of stuck-at faults
    Subhashis Majumder
    Bhargab B. Bhattacharya
    Vishwani D. Agrawal
    Michael L. Bushnell
    [J]. Journal of Computer Science and Technology, 2004, 19 : 955 - 964
  • [25] Synthesis for parallel scan: Applications to partial scan and robust path delay fault testability
    Bhatia, S
    Jha, NK
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1996, 15 (02) : 228 - 243
  • [26] A new classification of path-delay fault testability in terms of stuck-at faults
    Majumder, S
    Bhattacharya, BB
    Agrawal, VD
    Bushnell, ML
    [J]. JOURNAL OF COMPUTER SCIENCE AND TECHNOLOGY, 2004, 19 (06) : 955 - 964
  • [27] BDD based synthesis of symmetric functions with full Path-Delay Fault testability
    Shi, JH
    Fey, G
    Drechsler, R
    [J]. ATS 2003: 12TH ASIAN TEST SYMPOSIUM, PROCEEDINGS, 2003, : 290 - 293
  • [28] A novel path delay fault simulator using binary logic
    Majhi, AK
    Jacob, J
    Patnaik, LM
    [J]. VLSI DESIGN, 1996, 4 (03) : 167 - 179
  • [29] Implementing Symmetric Functions with Hierarchical Modules for Stuck-At and Path-Delay Fault Testability
    Hafizur Rahaman
    Debesh K. Das
    Bhargab B. Bhattacharya
    [J]. Journal of Electronic Testing, 2006, 22 : 125 - 142
  • [30] Improving path delay testability of sequential circuits
    Chakraborty, TJ
    Agrawal, VD
    Bushnell, ML
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2000, 8 (06) : 736 - 741