A new classification of path-delay fault testability in terms of stuck-at faults

被引:0
|
作者
Subhashis Majumder
Bhargab B. Bhattacharya
Vishwani D. Agrawal
Michael L. Bushnell
机构
[1] International Institute of Information Technology,ACM Unit
[2] Indian Statistical Institute,Department of ECE
[3] Auburn University,Department of ECE
[4] Rutgers University,undefined
关键词
delay fault; false path; redundancy; stuck-at fault;
D O I
暂无
中图分类号
学科分类号
摘要
A new classification of path-delay fault testability in a combinational circuit is presented in terms of testability of stuck-at faults in an equivalent circuit. Earlier results describing correlation of path-delay and stuck-at faults are either incomplete, or use a complex model of equivalent circuit based on timing parameters. It is shown here that a path-delay fault (rising or falling) is testable if and only if certain single or multiple stuck-at fault in the equivalent circuit is testable. Thus, all aspects of path-delay faults related to testability under various classification schemes can be interpreted using the stuck-at fault model alone. The results unify most of the existing concepts and provide a better understanding of path-delay faults in logic circuits.
引用
收藏
页码:955 / 964
页数:9
相关论文
共 50 条
  • [1] A new classification of path-delay fault testability in terms of stuck-at faults
    Majumder, S
    Bhattacharya, BB
    Agrawal, VD
    Bushnell, ML
    [J]. JOURNAL OF COMPUTER SCIENCE AND TECHNOLOGY, 2004, 19 (06) : 955 - 964
  • [2] Implementing Symmetric Functions with Hierarchical Modules for Stuck-At and Path-Delay Fault Testability
    Hafizur Rahaman
    Debesh K. Das
    Bhargab B. Bhattacharya
    [J]. Journal of Electronic Testing, 2006, 22 : 125 - 142
  • [3] Implementing symmetric functions with hierarchical modules for stuck-at and path-delay fault testability
    Rahaman, H
    Das, DK
    Bhattacharya, BB
    [J]. JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2006, 22 (02): : 125 - 142
  • [4] Synthesis of asynchronous circuits for stuck-at and robust path delay fault testability
    Nowick, SM
    Jha, NK
    Cheng, FC
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1997, 16 (12) : 1514 - 1521
  • [5] A complete characterization of path delay faults through stuck-at faults
    Majumder, S
    Bhattacharya, BB
    Agrawal, VD
    Bushnell, ML
    [J]. TWELFTH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 1999, : 492 - 497
  • [6] Synthesis of symmetric functions for path-delay fault testability
    Chakraborty, S
    Das, S
    Das, DK
    Bhattacharya, BB
    [J]. TWELFTH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 1999, : 512 - 517
  • [7] Synthesis of symmetric functions for path-delay fault testability
    Chakrabarti, S
    Das, S
    Das, DK
    Bhattacharya, BB
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2000, 19 (09) : 1076 - 1081
  • [8] A method of test generation for path delay faults using stuck-at fault test generation algorithms
    Ohtake, S
    Ohtani, K
    Fujiwara, H
    [J]. DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, PROCEEDINGS, 2003, : 310 - 315
  • [9] Mapping symmetric functions to hierarchical modules for path-delay fault testability
    Rahaman, H
    Das, DK
    Bhattacharya, BB
    [J]. ATS 2003: 12TH ASIAN TEST SYMPOSIUM, PROCEEDINGS, 2003, : 284 - 289
  • [10] Classification and Test Generation for Path-Delay Faults Using Single Struck-at Fault Tests
    Marwan A. Gharaybeh
    Michael L. Bushnell
    Vishwani D. Agrawal
    [J]. Journal of Electronic Testing, 1997, 11 : 55 - 67