A new classification of path-delay fault testability in terms of stuck-at faults

被引:0
|
作者
Subhashis Majumder
Bhargab B. Bhattacharya
Vishwani D. Agrawal
Michael L. Bushnell
机构
[1] International Institute of Information Technology,ACM Unit
[2] Indian Statistical Institute,Department of ECE
[3] Auburn University,Department of ECE
[4] Rutgers University,undefined
关键词
delay fault; false path; redundancy; stuck-at fault;
D O I
暂无
中图分类号
学科分类号
摘要
A new classification of path-delay fault testability in a combinational circuit is presented in terms of testability of stuck-at faults in an equivalent circuit. Earlier results describing correlation of path-delay and stuck-at faults are either incomplete, or use a complex model of equivalent circuit based on timing parameters. It is shown here that a path-delay fault (rising or falling) is testable if and only if certain single or multiple stuck-at fault in the equivalent circuit is testable. Thus, all aspects of path-delay faults related to testability under various classification schemes can be interpreted using the stuck-at fault model alone. The results unify most of the existing concepts and provide a better understanding of path-delay faults in logic circuits.
引用
收藏
页码:955 / 964
页数:9
相关论文
共 50 条
  • [21] Design for Stuck-at Fault Testability in Toffoli-Fredkin Reversible Circuits
    Gaur, Hari Mohan
    Singh, Ashutosh Kumar
    Ghanekar, Umesh
    [J]. NATIONAL ACADEMY SCIENCE LETTERS-INDIA, 2021, 44 (03): : 215 - 220
  • [22] Analysis of test generation complexity for stuck-at and path delay faults based on τk-notation
    Ooi, Chia Yee
    Clouqueur, Thomas
    Fujiwara, Hideo
    [J]. IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2007, E90D (08): : 1202 - 1212
  • [23] Exact Stuck-at Fault Classification in Presence of Unknowns
    Hillebrecht, Stefan
    Kochte, Michael A.
    Wunderlich, Hans-Joachim
    Becker, Bernd
    [J]. 2012 17TH IEEE EUROPEAN TEST SYMPOSIUM (ETS), 2012,
  • [24] STUCK-AT FAULT-TESTS IN THE PRESENCE OF UNDETECTABLE BRIDGING FAULTS
    YAMADA, T
    NANYA, T
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 1984, 33 (08) : 758 - 761
  • [25] On the effect of stuck-at faults on delay-insensitive nanoscale circuits
    Di, J
    Lala, PK
    Vasudevan, D
    [J]. DFT 2005: 20TH IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI SYSTEMS, 2005, : 371 - 379
  • [26] UNDETECTABILITY OF BRIDGING FAULTS AND VALIDITY OF STUCK-AT FAULT TEST SETS
    KODANDAPANI, KL
    PRADHAN, DK
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 1980, 29 (01) : 55 - 59
  • [27] Fully Delay and Multiple Stuck-at Faults Testable FSM Design
    Matrosova, A.
    Andreeva, V.
    Tomkov, V.
    [J]. PROCEEDINGS OF 2015 IEEE EAST-WEST DESIGN & TEST SYMPOSIUM (EWDTS), 2015,
  • [28] Fault detection tests for stuck-at faults on parity counter inputs
    Romanov D.S.
    [J]. Computational Mathematics and Modeling, 2015, 26 (3) : 429 - 435
  • [29] Automatic Generation of Test Instructions for Path Delay Faults Based-On Stuck-at Fault in Processor Cores Using Assignment Decision Diagram
    Shaheen, Ateeq-Ur-Rehman
    Hussin, Fawnizu Azmadi
    Hamid, Nor Hisham
    Ali, Noohul Basheer Zain
    [J]. 2014 5TH INTERNATIONAL CONFERENCE ON INTELLIGENT AND ADVANCED SYSTEMS (ICIAS 2014), 2014,
  • [30] A new method for diagnosing multiple stuck-at faults using multiple and single fault simulations
    Takahashi, H
    Boateng, KO
    Takamatsu, Y
    [J]. 17TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 1999, : 64 - 69