A novel path delay fault simulator using binary logic

被引:1
|
作者
Majhi, AK
Jacob, J
Patnaik, LM
机构
[1] INDIAN INST SCI,MICROPROCESSOR APPLICAT LAB,BANGALORE 560012,KARNATAKA,INDIA
[2] INDIAN INST SCI,DEPT ECE,BANGALORE 560012,KARNATAKA,INDIA
关键词
delay faults; test generation; fault simulation; CAD tools; benchmark;
D O I
10.1155/1996/25839
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A novel path delay fault simulator for combinational logic circuits which is capable of detecting both robust and nonrobust paths is presented, Particular emphasis has been given for the use of binary logic rather than the multiple-valued logic as used in the existing simulators which contributes to the reduction of the overall complexity of the algorithm, A rule based approach has been developed which identifies all robust and nonrobust paths tested by a two-pattern test <V-1, V-2>, while backtracing from the POs to PIs in a depth-first manner, Rules are also given to find probable glitches and to determine how they propagate through the circuit, which enables the identification of nonrobust paths, Experimental results on several ISCAS'85 benchmark circuits demonstrate the efficiency of the algorithm.
引用
收藏
页码:167 / 179
页数:13
相关论文
共 50 条
  • [1] SpeedGrade: An RTL path delay fault simulator
    Kim, KS
    Jayabharathi, R
    Carstens, C
    [J]. 10TH ASIAN TEST SYMPOSIUM, PROCEEDINGS, 2001, : 239 - 243
  • [2] A non-enumerative path delay fault simulator for sequential circuits
    Parodi, CG
    Agrawal, VD
    Bushnell, ML
    Wu, SL
    [J]. INTERNATIONAL TEST CONFERENCE 1998, PROCEEDINGS, 1998, : 934 - 943
  • [3] Design of a path delay fault simulator for evaluation of ABIST generated stimuli
    Gjermundnes, O
    Aas, EJ
    [J]. 2005 PHD RESEARCH IN MICROELECTRONICS AND ELECTRONICS, VOLS 1 AND 2, PROCEEDINGS, 2005, : 307 - 310
  • [4] An efficient path-delay fault simulator for mixed level circuits
    Kang, YS
    Yim, YT
    Kang, SH
    [J]. NINTH ANNUAL IEEE INTERNATIONAL ASIC CONFERENCE AND EXHIBIT, PROCEEDINGS, 1996, : 263 - 266
  • [5] Path Delay Fault Diagnosis Using Path Scoring
    Lim, Yoseop
    Lee, Joohwan
    Kang, Sungho
    [J]. ISOCC: 2008 INTERNATIONAL SOC DESIGN CONFERENCE, VOLS 1-3, 2008, : 638 - 641
  • [6] Resynthesis of combinational logic circuits for improved path delay fault testability using comparison units
    Pomeranz, I
    Reddy, SM
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2001, 9 (05) : 679 - 689
  • [7] On cancelling the effects of logic sharing for improved path delay fault testability
    Pomeranz, I
    Reddy, SM
    [J]. INTERNATIONAL TEST CONFERENCE 1996, PROCEEDINGS, 1996, : 357 - 366
  • [8] On completely robust path delay fault testable realization of logic functions
    Vardanian, VA
    [J]. 14TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 1996, : 302 - 307
  • [9] An exact non-enumerative fault simulator for path-delay faults
    Gharaybeh, MA
    Bushnell, ML
    Agrawal, VD
    [J]. INTERNATIONAL TEST CONFERENCE 1996, PROCEEDINGS, 1996, : 276 - 285
  • [10] Analysis of Path Delay Fault Testability for Two-Rail Logic Circuits
    Namba, Kazuteru
    Ito, Hideo
    [J]. IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2009, E92A (09) : 2295 - 2303