Resynthesis of combinational logic circuits for improved path delay fault testability using comparison units

被引:1
|
作者
Pomeranz, I [1 ]
Reddy, SM
机构
[1] Purdue Univ, Sch Elect & Comp Engn, W Lafayette, IN 47907 USA
[2] Univ Iowa, Dept Elect & Comp Engn, Iowa City, IA 52242 USA
基金
美国国家科学基金会;
关键词
combinational circuits; design-for-testability; path delay faults;
D O I
10.1109/92.953501
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
We propose a resynthesis method that. modifies a given circuit to reduce the number of paths in the circuit and thus improve its path delay fault testability. The resynthesis procedure is based on replacing subcircuits of the given circuit by structures called comparison units. A subcircuit can be replaced by a comparison unit if it implements a function belonging to the class of comparison functions defined here. Comparison units are fully testable for stuck-at faults and for path delay faults. In addition, they have small numbers of paths and gates. These properties make them effective building blocks for resynthesis to improve the path delay fault testability of a circuit. Experimental results demonstrate considerable reductions in the number of paths and increased path delay fault testability. These are achieved without increasing the number of gates, or the number of gates along the longest path in the circuit. The random pattern testability for stuck-at faults remains unchanged.
引用
收藏
页码:679 / 689
页数:11
相关论文
共 50 条
  • [1] Resynthesis of combinational circuits for path count reduction and for path delay fault testability
    Krstic, A
    Cheng, KT
    [J]. JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 1997, 11 (01): : 43 - 54
  • [2] Resynthesis of combinational circuits for path count reduction and for path delay fault testability
    Krstic, A
    Cheng, KT
    [J]. EUROPEAN DESIGN & TEST CONFERENCE 1996 - ED&TC 96, PROCEEDINGS, 1996, : 486 - 490
  • [3] Resynthesis of Combinational Circuits for Path Count Reduction and for Path Delay Fault Testability
    Angela Krstić
    Kwang-Ting Cheng
    [J]. Journal of Electronic Testing, 1997, 11 : 43 - 54
  • [4] On cancelling the effects of logic sharing for improved path delay fault testability
    Pomeranz, I
    Reddy, SM
    [J]. INTERNATIONAL TEST CONFERENCE 1996, PROCEEDINGS, 1996, : 357 - 366
  • [5] Analysis of Path Delay Fault Testability for Two-Rail Logic Circuits
    Namba, Kazuteru
    Ito, Hideo
    [J]. IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2009, E92A (09) : 2295 - 2303
  • [6] Design-for-testability for path delay faults in large combinational circuits using test points
    Pomeranz, I
    Reddy, SM
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1998, 17 (04) : 333 - 343
  • [7] Delay Fault Testability on Two-Rail Logic Circuits
    Namba, Kazuteru
    Ito, Hideo
    [J]. 23RD IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT-TOLERANCE IN VLSI SYSTEMS, PROCEEDINGS, 2008, : 482 - 490
  • [8] Path delay fault diagnosis in combinational circuits with implicit fault enumeration
    Pant, P
    Hsu, YC
    Gupta, SK
    Chatterjee, A
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2001, 20 (10) : 1226 - 1235
  • [9] The Analysis of Logic Resynthesis Methods to Increase the Fault Tolerance of Combinational Circuits for Single Failures
    Vasilyev, Nikolay O.
    Zapletina, Mariya A.
    Ivanova, Galina A.
    [J]. PROCEEDINGS OF THE 2021 IEEE CONFERENCE OF RUSSIAN YOUNG RESEARCHERS IN ELECTRICAL AND ELECTRONIC ENGINEERING (ELCONRUS), 2021, : 2050 - 2053
  • [10] Design for Delay Fault Testability of 2-Rail Logic Circuits
    Katoh, Kentaroh
    Namba, Kazuteru
    Ito, Hideo
    [J]. IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2009, E92D (02): : 336 - 341