A novel path delay fault simulator using binary logic

被引:1
|
作者
Majhi, AK
Jacob, J
Patnaik, LM
机构
[1] INDIAN INST SCI,MICROPROCESSOR APPLICAT LAB,BANGALORE 560012,KARNATAKA,INDIA
[2] INDIAN INST SCI,DEPT ECE,BANGALORE 560012,KARNATAKA,INDIA
关键词
delay faults; test generation; fault simulation; CAD tools; benchmark;
D O I
10.1155/1996/25839
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A novel path delay fault simulator for combinational logic circuits which is capable of detecting both robust and nonrobust paths is presented, Particular emphasis has been given for the use of binary logic rather than the multiple-valued logic as used in the existing simulators which contributes to the reduction of the overall complexity of the algorithm, A rule based approach has been developed which identifies all robust and nonrobust paths tested by a two-pattern test <V-1, V-2>, while backtracing from the POs to PIs in a depth-first manner, Rules are also given to find probable glitches and to determine how they propagate through the circuit, which enables the identification of nonrobust paths, Experimental results on several ISCAS'85 benchmark circuits demonstrate the efficiency of the algorithm.
引用
收藏
页码:167 / 179
页数:13
相关论文
共 50 条
  • [21] Primitive path delay fault identification
    Sivaraman, M
    Strojwas, AJ
    [J]. TENTH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 1997, : 95 - 100
  • [22] Remote path delay fault simulation
    Gjermundnes, O
    Aas, EJ
    [J]. DSD 2005: 8TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN, PROCEEDINGS, 2005, : 428 - 434
  • [23] Path delay fault testability analysis
    Sosnowski, J
    Wabia, T
    Bech, T
    [J]. IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI SYSTEMS, PROCEEDINGS, 2000, : 338 - 346
  • [24] A novel pulse echo correlation tool for transmission path testing and fault finding using pseudorandom binary sequences
    Horan, DM
    Guinee, RA
    [J]. DFT 2005: 20TH IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI SYSTEMS, 2005, : 229 - 237
  • [25] Using VHDL simulator to estimate logic path delays in combinational and embedded sequential circuits
    Sokolovic, ML
    Litovski, VB
    [J]. Eurocon 2005: The International Conference on Computer as a Tool, Vol 1 and 2 , Proceedings, 2005, : 1683 - 1686
  • [26] BEHAVIORAL SIMULATOR SPEEDS PATH-DELAY MODELING
    GOERING, R
    [J]. COMPUTER DESIGN, 1988, 27 (07): : 33 - 33
  • [27] Exact delay fault coverage in sequential logic under any delay fault model
    Kumar, Mahilchi Milir Vaseekar
    Tragoudas, Spyros
    Chakravarty, Sreejit
    Jayabharathi, Rathish
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2006, 25 (12) : 2954 - 2964
  • [28] Transition path delay faults: A new path delay fault model for small and large delay defects
    Pomeranz, Irith
    Reddy, Sudhakar M.
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2008, 16 (01) : 98 - 107
  • [29] A flexible path selection procedure for path delay fault testing
    Pomeranz, I
    Reddy, SM
    [J]. 17TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 1999, : 152 - 159
  • [30] SYNTHESIS OF DELAY FAULT TESTABLE COMBINATIONAL LOGIC
    ROY, K
    ABRAHAM, JA
    DE, K
    LUSKY, S
    [J]. 1989 IEEE INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN: DIGEST OF TECHNICAL PAPERS, 1989, : 418 - 421