A Scaled LSE Wirelength Model for VLSI Global Placement

被引:0
|
作者
Chen, Jianli [1 ]
Zhu, Wenxing [1 ]
机构
[1] Fuzhou Univ, Ctr Discrete Math & Theoret Comp Sci, Fuzhou 350108, Peoples R China
关键词
VLSI Global placement; HPWL; LSE wirelength model; sLSE based nonlinear solver; ALGORITHM;
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
By ignoring some cell overlaps, the common objective of the very large scale integration (VLSI) global placement problem is to minimize its total half-perimeter wirelength (HPWL). As the HPWL is not differentiable, the log-sum-exponential (LSE) wirelength model, one of the most powerful differentiable wirelength approximation functions, has been adopted in several nonlinear programming-based placers. In this paper, a scaled LSE (sLSE) wirelength model is proposed to approximate HPWL. In the sLSE wirelength model, the wirelength is calculated according to the exact wirelength of each net, which is a more exact approximation of HPWL. Based on the sLSE wirelength model and the framework of placer NTUplace3, an sLSE based nonlinear solver is generated to solve the VLSI global placement problem. Comparisons of experimental results show that the sLSE wirelength model can approximate HPWL more accurately than the LSE wirelength model.
引用
收藏
页码:881 / 885
页数:5
相关论文
共 50 条
  • [31] A VLSI Global Placement Solver Based on Proximal Alternating Direction Method
    Chen, Jianli
    Peng, Zheng
    Zhu, Wenxing
    PROCEEDINGS OF 2015 IEEE 11TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2015,
  • [32] Analytical Die-to-Die 3-D Placement With Bistratal Wirelength Model and GPU Acceleration
    Liao, Peiyu
    Zhao, Yuxuan
    Guo, Dawei
    Lin, Yibo
    Yu, Bei
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2024, 43 (06) : 1624 - 1637
  • [33] Neural Network Based Pre-placement Wirelength Estimation
    Liu, Qiang
    Ma, Jianguo
    Zhang, Qijun
    2012 INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE TECHNOLOGY (FPT'12), 2012, : 16 - 22
  • [34] WIRELENGTH DRIVEN PLACEMENT FOR FPGA USING SOFT COMPUTING TECHNIQUE
    Venuopal, Nagalakshmi
    Manimegalai, R.
    PROCEEDINGS OF THE IEEE INTERNATIONAL CONFERENCE ON SOFT-COMPUTING AND NETWORKS SECURITY (ICSNS 2015), 2015,
  • [35] A new optimization cost model for VLSI standard cell placement
    Cheung, PYS
    Yeung, CSK
    Tse, SK
    Yuen, CK
    Ko, WL
    ISCAS '97 - PROCEEDINGS OF 1997 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I - IV: CIRCUITS AND SYSTEMS IN THE INFORMATION AGE, 1997, : 1708 - 1711
  • [36] Analytical Solution of Poisson's Equation and Its Application to VLSI Global Placement
    Zhu, Wenxing
    Huang, Zhipeng
    Chen, Jianli
    Chang, Yao-Wen
    2018 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD) DIGEST OF TECHNICAL PAPERS, 2018,
  • [37] Blockage-Aware Terminal Propagation for Placement Wirelength Minimization
    Yang, Sheng-Wei
    Chang, Yao-Wen
    Chen, Tung-Chieh
    2017 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2017, : 73 - 80
  • [38] Recursive function smoothing of half-perimeter wirelength for analytical placement
    Li, Chen
    Koh, Cheng-Kok
    ISQED 2007: PROCEEDINGS OF THE EIGHTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, 2007, : 829 - +
  • [39] Consistency of global LSE for MA(1) models
    Yang, Yaxing
    Ling, Shiqing
    Wang, Qiying
    STATISTICS & PROBABILITY LETTERS, 2022, 182
  • [40] Crossing macromodels on circle model for VLSI placement, partitioning and packaging problems
    Melnyk, R
    MODERN PROBLEMS OF RADIO ENGINEERING, TELECOMMUNICATIONS AND COMPUTER SCIENCE, PROCEEDINGS, 2002, : 372 - 373