A Scaled LSE Wirelength Model for VLSI Global Placement

被引:0
|
作者
Chen, Jianli [1 ]
Zhu, Wenxing [1 ]
机构
[1] Fuzhou Univ, Ctr Discrete Math & Theoret Comp Sci, Fuzhou 350108, Peoples R China
关键词
VLSI Global placement; HPWL; LSE wirelength model; sLSE based nonlinear solver; ALGORITHM;
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
By ignoring some cell overlaps, the common objective of the very large scale integration (VLSI) global placement problem is to minimize its total half-perimeter wirelength (HPWL). As the HPWL is not differentiable, the log-sum-exponential (LSE) wirelength model, one of the most powerful differentiable wirelength approximation functions, has been adopted in several nonlinear programming-based placers. In this paper, a scaled LSE (sLSE) wirelength model is proposed to approximate HPWL. In the sLSE wirelength model, the wirelength is calculated according to the exact wirelength of each net, which is a more exact approximation of HPWL. Based on the sLSE wirelength model and the framework of placer NTUplace3, an sLSE based nonlinear solver is generated to solve the VLSI global placement problem. Comparisons of experimental results show that the sLSE wirelength model can approximate HPWL more accurately than the LSE wirelength model.
引用
收藏
页码:881 / 885
页数:5
相关论文
共 50 条
  • [41] Fast Legalization for Standard Cell Placement with Simultaneous Wirelength and Displacement Minimization
    Ho, Tsung-Yi
    Liu, Sheng-Hung
    PROCEEDINGS OF THE 2010 18TH IEEE/IFIP INTERNATIONAL CONFERENCE ON VLSI AND SYSTEM-ON-CHIP, 2010, : 369 - 374
  • [42] Rectangle Placement for VLSI Testing
    Aharoni, Merav
    Boni, Odellia
    Freund, Ari
    Goren, Lidor
    Ibraheem, Wesam
    Segev, Tamir
    INTEGRATION OF AI AND OR TECHNIQUES IN CONSTRAINT PROGRAMMING, 2015, 9075 : 18 - 30
  • [43] Delay Model for VLSI RLCG Global Interconnects Line
    Maheshwari, V.
    Baboo, Amar
    Kumar, Brajesh
    Kar, R.
    Mandal, D.
    Bhattacharjee, A. K.
    2012 ASIA PACIFIC CONFERENCE ON POSTGRADUATE RESEARCH IN MICROELECTRONICS & ELECTRONICS (PRIMEASIA), 2012, : 201 - 204
  • [44] VLSI CELL PLACEMENT TECHNIQUES
    SHAHOOKAR, K
    MAZUMDER, P
    COMPUTING SURVEYS, 1991, 23 (02) : 143 - 220
  • [45] PLACEMENT ALGORITHMS FOR CUSTOM VLSI
    SUPOWIT, KJ
    SLUTZ, EA
    COMPUTER-AIDED DESIGN, 1984, 16 (01) : 45 - 50
  • [46] SafeChoice: A Novel Approach to Hypergraph Clustering for Wirelength-Driven Placement
    Yan, Jackey Z.
    Chu, Chris
    Mak, Wai-Kei
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2011, 30 (07) : 1020 - 1033
  • [47] Wirelength-driven fast placement algorithm for island style FPGAs
    Department of Computer Science and Technology, Tsinghua University, Beijing 100084, China
    Jisuanji Fuzhu Sheji Yu Tuxingxue Xuebao, 2009, 9 (1275-1282):
  • [48] Wirelength minimization for min-cut placements via placement feedback
    Kahng, Andrew B.
    Reda, Sherief
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2006, 25 (07) : 1301 - 1312
  • [49] Accurate Wirelength Prediction for Placement-Aware Synthesis through Machine Learning
    Hyun, Daijoon
    Fan, Yuepeng
    Shin, Youngsoo
    2019 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2019, : 324 - 327
  • [50] Progress and Challenges in VLSI Placement Research
    Markov, Igor L.
    Hu, Jin
    Kim, Myung-Chul
    PROCEEDINGS OF THE IEEE, 2015, 103 (11) : 1985 - 2003