A Scaled LSE Wirelength Model for VLSI Global Placement

被引:0
|
作者
Chen, Jianli [1 ]
Zhu, Wenxing [1 ]
机构
[1] Fuzhou Univ, Ctr Discrete Math & Theoret Comp Sci, Fuzhou 350108, Peoples R China
关键词
VLSI Global placement; HPWL; LSE wirelength model; sLSE based nonlinear solver; ALGORITHM;
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
By ignoring some cell overlaps, the common objective of the very large scale integration (VLSI) global placement problem is to minimize its total half-perimeter wirelength (HPWL). As the HPWL is not differentiable, the log-sum-exponential (LSE) wirelength model, one of the most powerful differentiable wirelength approximation functions, has been adopted in several nonlinear programming-based placers. In this paper, a scaled LSE (sLSE) wirelength model is proposed to approximate HPWL. In the sLSE wirelength model, the wirelength is calculated according to the exact wirelength of each net, which is a more exact approximation of HPWL. Based on the sLSE wirelength model and the framework of placer NTUplace3, an sLSE based nonlinear solver is generated to solve the VLSI global placement problem. Comparisons of experimental results show that the sLSE wirelength model can approximate HPWL more accurately than the LSE wirelength model.
引用
收藏
页码:881 / 885
页数:5
相关论文
共 50 条
  • [11] An augmented Lagrangian method for VLSI global placement
    Wenxing Zhu
    Jianli Chen
    Weiguo Li
    The Journal of Supercomputing, 2014, 69 : 714 - 738
  • [12] An augmented Lagrangian method for VLSI global placement
    Zhu, Wenxing
    Chen, Jianli
    Li, Weiguo
    JOURNAL OF SUPERCOMPUTING, 2014, 69 (02): : 714 - 738
  • [13] Modified SA Algorithm for Wirelength Minimization in VLSI Circuits
    Laudis, Lalin L.
    Anand, S.
    Sinha, Amit Kumar
    2015 INTERNATIONAL CONFERENCED ON CIRCUITS, POWER AND COMPUTING TECHNOLOGIES (ICCPCT-2015), 2015,
  • [14] Wirelength based clustering technique for VLSI physical design
    Huang, Jie
    Li, Jianhua
    Rakai, Logan
    Behjat, Laleh
    2007 CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING, VOLS 1-3, 2007, : 655 - 658
  • [15] PPOM: An Effective Post-Global Placement Optimization Methodology for Better Wirelength and Routability
    Lin, Jai-Ming
    Zane, Liang-Chi
    Tsai, Min-Chia
    Chen, Yung-Chen
    Lin, Che-Li
    Tsai, Chen-Fa
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2022, 30 (11) : 1783 - 1793
  • [16] A Recursive Model for Smooth Approximation to Wirelength and its Impact on Analytical Placement
    Ray, B. N. B.
    Balachandran, Shankar
    2015 28TH INTERNATIONAL CONFERENCE ON VLSI DESIGN (VLSID), 2015, : 417 - 422
  • [17] BiG: A Bivariate Gradient-Based Wirelength Model for Analytical Circuit Placement
    Sun, Fan-Keng
    Chang, Yao-Wen
    PROCEEDINGS OF THE 2019 56TH ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2019,
  • [18] An Augmented Lagrangian Optimization Method for VLSI Global Placement
    Li, Weiguo
    Chen, Jianli
    Zhu, Wenxing
    2012 13TH INTERNATIONAL CONFERENCE ON PARALLEL AND DISTRIBUTED COMPUTING, APPLICATIONS, AND TECHNOLOGIES (PDCAT 2012), 2012, : 569 - 573
  • [19] Global placement techniques for VLSI physical design automation
    Yang, Z
    Areibi, S
    COMPUTER APPLICATIONS IN INDUSTRY AND ENGINEERING, 2002, : 243 - 247
  • [20] An exact algorithm for wirelength optimal placements in VLSI design
    Funke, J.
    Hougardy, S.
    Schneider, J.
    INTEGRATION-THE VLSI JOURNAL, 2016, 52 : 355 - 366