Aging-Aware Instruction Cache Design by Duty Cycle Balancing

被引:13
|
作者
Jin, Tao [1 ]
Wang, Shuai [1 ]
机构
[1] Nanjing Univ, Dept Comp Sci & Technol, State Key Lab Novel Software Technol, Nanjing, Jiangsu, Peoples R China
关键词
instruction cache; negative bias temperature instability; duty cycle balancing;
D O I
10.1109/ISVLSI.2012.30
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The degradation of CMOS devices over the lifetime can cause the severe threat to the system performance and reliability at deep submicron semiconductor technologies. The negative bias temperature instability (NBTI) is among the most important sources of the aging mechanisms. Applying the traditional guardbanding technique to address the decreased speed of devices is too costly. Due to the unbalanced duty cycle ratio of the SRAM cells, the instruction cache suffers a heavy NBTI stress and thus the aging effect will be further exacerbated. In this paper, we propose an aging-aware design to combat the NBTI-induced aging in the instruction cache. First, the detailed lifetime behaviors of the cachelines in the instruction cache are studied. Then, different schemes are proposed to mitigate the negative aging effects by balancing the duty cycle ratio of the SRAM cells in the cachelines according to their different lifetime phases. By applying our proposed idle-time-based cacheline invalidation and bit-flipping /complementing schemes, the duty cycle ratio of the instruction cache can be well balanced and the NBTI stress will be significantly reduced.
引用
收藏
页码:195 / 200
页数:6
相关论文
共 50 条
  • [21] Identifying aging-aware representative paths in processors
    Sandionigi, Chiara
    Heron, Olivier
    2015 IEEE 21ST INTERNATIONAL ON-LINE TESTING SYMPOSIUM (IOLTS), 2015, : 32 - 33
  • [22] Aging-Aware Training for Printed Neuromorphic Circuits
    Zhao, Haibin
    Hefenbrock, Michael
    Beigl, Michael
    Tahoori, Mehdi B.
    2022 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN, ICCAD, 2022,
  • [23] Aging-Aware Caches with Graceful Degradation of Performance
    Mahmood, Haroon
    Poncino, Massimo
    Loghi, Mirko
    Macii, Enrico
    2012 IEEE/IFIP 20TH INTERNATIONAL CONFERENCE ON VLSI AND SYSTEM-ON-CHIP (VLSI-SOC), 2012, : 237 - 242
  • [24] Aging-aware Critical Paths in Deep Submicron
    Alladi, Phaninder
    Tragoudas, Spyros
    PROCEEDINGS OF THE 2014 IEEE 20TH INTERNATIONAL ON-LINE TESTING SYMPOSIUM (IOLTS), 2014, : 184 - 185
  • [25] Aging-aware design verification methods under real product operating conditions
    Shim, Hyewon
    Jo, Jeongmin
    Kim, Yoohwan
    Jeong, Bongyong
    Shon, Minji
    Jiang, Hai
    Pae, Sangwoo
    2019 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2019,
  • [26] Duty cycle aware application design using FPGAs
    Mohanty, S
    Prasanna, VK
    12TH ANNUAL IEEE SYMPOSIUM ON FIELD-PROGRAMMABLE CUSTOM COMPUTING MACHINES, PROCEEDINGS, 2004, : 338 - 339
  • [27] An Aging-Aware CMOS SRAM Structure Design for Boolean Logic In-Memory Computing
    Chang, Wei
    Chen, Yu-Guang
    Huang, Po-Yeh
    Li, Jin-Fu
    34TH IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI AND NANOTECHNOLOGY SYSTEMS (DFT 2021), 2021,
  • [28] Accurate and Efficient Aging-aware Static Timing Analysis
    Ng, James
    2023 INTERNATIONAL VLSI SYMPOSIUM ON TECHNOLOGY, SYSTEMS AND APPLICATIONS, VLSI-TSA/VLSI-DAT, 2023,
  • [29] Impact of Adaptive Voltage Scaling on Aging-Aware Signoff
    Chan, Tuck-Boon
    Chan, Wei-Ting Jonas
    Kahng, Andrew B.
    DESIGN, AUTOMATION & TEST IN EUROPE, 2013, : 1683 - 1688
  • [30] On Aging-Aware Signoff for Circuits With Adaptive Voltage Scaling
    Chan, Tuck-Boon
    Chan, Wei-Ting Jonas
    Kahng, Andrew B.
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2014, 61 (10) : 2920 - 2930