Duty cycle aware application design using FPGAs

被引:1
|
作者
Mohanty, S [1 ]
Prasanna, VK [1 ]
机构
[1] Univ So Calif, Los Angeles, CA 90089 USA
关键词
D O I
10.1109/FCCM.2004.30
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Duty cycle is the proportion of time a device is active. Therefore, based on the duty cycle specification, application (implemented using the device) execution can be modeled as alternate active and inactive phases. For FPGAs, during inactive phases, energy is dissipated due to leakage current and clock signal distribution. If the duration of the inactive phases is significantly larger than that of the active phases, optimizing energy dissipation during inactive phases contributes significantly towards the overall energy efficiency. We present a design tool for the evaluation of various optimization techniques such as shutting down FPGAs, transitioning to a low power state, or leaving as it is to minimize overall energy dissipation. We illustrate the tool through energy efficient design of a target tracking application using FPGAs.
引用
收藏
页码:338 / 339
页数:2
相关论文
共 50 条
  • [1] Aging-Aware Instruction Cache Design by Duty Cycle Balancing
    Jin, Tao
    Wang, Shuai
    2012 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2012, : 195 - 200
  • [2] Low Power Aging-Aware Register File Design by Duty Cycle Balancing
    Wang, Shuai
    Jin, Tao
    Zheng, Chuanlei
    Duan, Guangshan
    DESIGN, AUTOMATION & TEST IN EUROPE (DATE 2012), 2012, : 546 - 549
  • [3] On the Design of Thermal-Aware Duty-Cycle MAC Protocol for IoT Healthcare
    Monowar, Muhammad Mostafa
    Alassafi, Madini O.
    SENSORS, 2020, 20 (05)
  • [4] Low-cost Technique for Measuring Clock Duty Cycle on FPGAs
    Lee, Seongkwan
    Kim, Taehwan
    2018 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2018,
  • [5] Efficient design of application specific DSP cores using FPGAs
    Attri, S
    Sohi, BS
    Chopra, YC
    2001 4TH INTERNATIONAL CONFERENCE ON ASIC PROCEEDINGS, 2001, : 462 - 466
  • [6] Design and application of a circuit for measuring frequency and duty cycle of stimulated bioelectrical signal
    Tang, Li-Ming
    Chang, Ben-Kang
    Liu, Tie-Bing
    Wu, Min
    Ling, Gang
    Hangtian Yixue Yu Yixue Gongcheng/Space Medicine and Medical Engineering, 2002, 15 (06):
  • [7] Low Power Aging-Aware On-Chip Memory Structure Design by Duty Cycle Balancing
    Wang, Shuai
    Jin, Tao
    Zheng, Chuanlei
    Duan, Guangshan
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2016, 25 (09)
  • [8] Using FPGAs for HDTV design
    Do, Tam
    EDN, 2008, 53 (02) : 51 - +
  • [9] CADC: Congestion Aware Duty Cycle Mechanism A Simulation Evaluation
    Michopoulos, Vasilis
    Oikonomou, George
    Phillips, Iain
    Guan, Lin
    2014 IEEE 19TH INTERNATIONAL WORKSHOP ON COMPUTER AIDED MODELING AND DESIGN OF COMMUNICATION LINKS AND NETWORKS (CAMAD), 2014, : 340 - 344
  • [10] Duty-Cycle-Aware Broadcast in Wireless Sensor Networks
    Wang, Feng
    Liu, Jiangchuan
    IEEE INFOCOM 2009 - IEEE CONFERENCE ON COMPUTER COMMUNICATIONS, VOLS 1-5, 2009, : 468 - 476