Aging-Aware Instruction Cache Design by Duty Cycle Balancing

被引:13
|
作者
Jin, Tao [1 ]
Wang, Shuai [1 ]
机构
[1] Nanjing Univ, Dept Comp Sci & Technol, State Key Lab Novel Software Technol, Nanjing, Jiangsu, Peoples R China
关键词
instruction cache; negative bias temperature instability; duty cycle balancing;
D O I
10.1109/ISVLSI.2012.30
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The degradation of CMOS devices over the lifetime can cause the severe threat to the system performance and reliability at deep submicron semiconductor technologies. The negative bias temperature instability (NBTI) is among the most important sources of the aging mechanisms. Applying the traditional guardbanding technique to address the decreased speed of devices is too costly. Due to the unbalanced duty cycle ratio of the SRAM cells, the instruction cache suffers a heavy NBTI stress and thus the aging effect will be further exacerbated. In this paper, we propose an aging-aware design to combat the NBTI-induced aging in the instruction cache. First, the detailed lifetime behaviors of the cachelines in the instruction cache are studied. Then, different schemes are proposed to mitigate the negative aging effects by balancing the duty cycle ratio of the SRAM cells in the cachelines according to their different lifetime phases. By applying our proposed idle-time-based cacheline invalidation and bit-flipping /complementing schemes, the duty cycle ratio of the instruction cache can be well balanced and the NBTI stress will be significantly reduced.
引用
收藏
页码:195 / 200
页数:6
相关论文
共 50 条
  • [31] An MILP-Based Aging-Aware Routing Algorithm for NoCs
    Bhardwaj, Kshitij
    Chakraborty, Koushik
    Roy, Sanghamitra
    DESIGN, AUTOMATION & TEST IN EUROPE (DATE 2012), 2012, : 326 - 331
  • [32] Optimum Operating Points of Transistors with minimal Aging-Aware Sensitivity
    Hellwege, Nico
    Heidmann, Nils
    Paul, Steffen
    Peters-Drolshagen, Dagmar
    2015 28TH SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN (SBCCI), 2015,
  • [33] Aging-aware Timing Analysis of Combinatorial Circuits on Gate Level
    Lorenz, Dominik
    Georgakos, Georg
    Schlichtmann, Ulf
    IT-INFORMATION TECHNOLOGY, 2010, 52 (04): : 181 - 187
  • [34] Aging-Aware Power or Frequency Tuning With Predictive Fault Detection
    Pachito, Jackson
    Martins, Celestino V.
    Jacinto, Bruno
    Teixeira, Isabel C.
    Teixeira, Joao Paulo
    Semiao, Jorge
    Vazquez, Julio C.
    Champac, Victor
    Santos, Marcelino B.
    IEEE DESIGN & TEST OF COMPUTERS, 2012, 29 (05): : 27 - 36
  • [35] Using Operating Point-Dependent Degradation and gm/ID Method for Aging-Aware Design
    Hellwege, Nico
    Heidmann, Nils
    Peters-Drolshagen, Dagmar
    Paul, Steffen
    2013 IEEE INTERNATIONAL INTEGRATED RELIABILITY WORKSHOP FINAL REPORT (IRW), 2013, : 113 - 116
  • [36] Aging-Aware Timing Analysis and Optimization Considering Path Sensitization
    Wu, Kai-Chiang
    Marculescu, Diana
    2011 DESIGN, AUTOMATION & TEST IN EUROPE (DATE), 2011, : 1572 - 1577
  • [37] Accuracy Increasing Approach in Aging-Aware Standard Cell Libraries
    Vazgen, Melikyan Sh
    Oleg, Petrosyan H.
    Zaven, Avetisyan M.
    Sevak, Ghukasyan A.
    Hayk, Vardanyan V.
    Ruben, Musayelyan H.
    Kimik, Hakobyan T.
    2019 IEEE 39TH INTERNATIONAL CONFERENCE ON ELECTRONICS AND NANOTECHNOLOGY (ELNANO), 2019, : 292 - 295
  • [38] Performance Analysis of Aging-Aware Multiplier Using Various Adders
    Lakshmy, Sai
    Vadivel, M.
    Upadhyay, Divyani
    2016 INTERNATIONAL CONFERENCE ON COMMUNICATION AND SIGNAL PROCESSING (ICCSP), VOL. 1, 2016, : 2167 - 2170
  • [39] Instruction Cache Aging Mitigation Through Instruction Set Encoding
    Gebregiorgis, Anteneh
    Oboril, Fabian
    Tahoori, Mehdi B.
    Hamdioui, Said
    PROCEEDINGS OF THE SEVENTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN ISQED 2016, 2016, : 325 - 330
  • [40] A Review on Aging-Aware System Simulation for Plug-In Hybrids
    Frambach, Tobias
    Liedtke, Ralf
    Dechent, Philipp
    Sauer, Dirk Uwe
    Figgemeier, Egbert
    IEEE TRANSACTIONS ON TRANSPORTATION ELECTRIFICATION, 2022, 8 (02) : 1524 - 1540