Aging-Aware Timing Analysis and Optimization Considering Path Sensitization

被引:0
|
作者
Wu, Kai-Chiang [1 ]
Marculescu, Diana [1 ]
机构
[1] Carnegie Mellon Univ, Dept Elect & Comp Engn, Pittsburgh, PA 15213 USA
关键词
BIAS TEMPERATURE INSTABILITY; PERFORMANCE;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Device aging, which causes significant loss on circuit performance and lifetime, has been a main factor in reliability degradation of nanoscale designs. Aggressive technology scaling trends, such as thinner gate oxide without proportional downscaling of supply voltage, necessitate an aging-aware analysis and optimization flow during early design stages. Since only a small portion of critical and near-critical paths can be sensitized and may determine the circuit delay under aging, path sensitization should also be explicitly addressed for more accurate and efficient optimization. In this paper, we first investigate the impact of path sensitization on aging-aware timing analysis and then present a novel framework for aging-aware timing optimization considering path sensitization. By extracting and manipulating critical sub-circuits accounting for the effective circuit delay, our proposed framework can reduce aging-induced performance degradation to only 1.21% or one-seventh of the original performance loss with less than 2% area overhead.
引用
收藏
页码:1572 / 1577
页数:6
相关论文
共 50 条
  • [1] Aging-aware Timing Analysis Considering Combined Effects of NBTI and PBTI
    Kiamehr, Saman
    Firouzi, Farshad
    Tahoori, Mehdi. B.
    PROCEEDINGS OF THE FOURTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2013), 2013, : 53 - 59
  • [2] Accurate and Efficient Aging-aware Static Timing Analysis
    Ng, James
    2023 INTERNATIONAL VLSI SYMPOSIUM ON TECHNOLOGY, SYSTEMS AND APPLICATIONS, VLSI-TSA/VLSI-DAT, 2023,
  • [3] Aging-aware Timing Analysis of Combinatorial Circuits on Gate Level
    Lorenz, Dominik
    Georgakos, Georg
    Schlichtmann, Ulf
    IT-INFORMATION TECHNOLOGY, 2010, 52 (04): : 181 - 187
  • [4] Aging-Aware Timing Model of CMOS Inverter: Path Level Timing Performance and Its Impact on the Logical Effort
    Acharya, Lomash Chandra
    Sharma, Arvind Kumar
    Mishra, Neeraj
    Singh, Khoirom Johnson
    Dargupally, Mahipal
    Shabarish, Nayakanti Sai
    Mandal, Ajoy
    Ramakrishnan, Venkatraman
    Dasgupta, Sudeb
    Bulusu, Anand
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2023, 42 (08) : 2657 - 2663
  • [5] Multi-View Graph Learning for Path-Level Aging-Aware Timing Prediction
    Bu, Aiguo
    Li, Xiang
    Li, Zeyu
    Chen, Yizhen
    ELECTRONICS, 2024, 13 (17)
  • [6] Aging-Aware Boosting
    Khdr, Heba
    Amrouch, Hussam
    Henkel, Joerg
    IEEE TRANSACTIONS ON COMPUTERS, 2018, 67 (09) : 1217 - 1230
  • [7] Aging-Aware Instruction-Level Statistical Dynamic Timing Analysis for Embedded Processors
    Moghaddast, Iraj
    Nasab, Mostafa Ersali Salehi
    Kargahi, Mehdi
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2020, 28 (02) : 433 - 442
  • [8] Fast Aging-Aware Timing Analysis Framework With Temporal-Spatial Graph Neural Network
    Ye, Jinfeng
    Ren, Pengpeng
    Xue, Yongkang
    Fang, Hui
    Ji, Zhigang
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2024, 43 (06) : 1862 - 1871
  • [9] Aging-Aware Critical Path Selection via Graph Attention Networks
    Ye, Yuyang
    Chen, Tinghuan
    Gao, Yifei
    Yan, Hao
    Yu, Bei
    Shi, Longxing
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2023, 42 (12) : 5006 - 5019
  • [10] Aging-Aware Parallel Execution
    Medeiros, Thiarles S.
    Berned, Gustavo P.
    Navarro, Antoni
    Rossi, Fabio D.
    Luizelli, Marcelo C.
    Brandalero, Marcelo
    Huebner, Michael
    Beck, Antonio Carlos S.
    Lorenzon, Arthur F.
    IEEE EMBEDDED SYSTEMS LETTERS, 2021, 13 (03) : 122 - 125