On Aging-Aware Signoff for Circuits With Adaptive Voltage Scaling

被引:9
|
作者
Chan, Tuck-Boon [1 ]
Chan, Wei-Ting Jonas [1 ]
Kahng, Andrew B. [1 ,2 ]
机构
[1] Univ Calif San Diego, Dept Elect & Comp Engn, La Jolla, CA 92093 USA
[2] Univ Calif San Diego, Dept Comp Sci & Engn, La Jolla, CA 92093 USA
关键词
Adaptive voltage scaling; aging; bias temperature instability; reliability; signoff; OVERCOMING PERFORMANCE DEGRADATION; LIFETIME;
D O I
10.1109/TCSI.2014.2321204
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Transistor aging due to bias temperature instability (BTI) is a major reliability concern in sub-32 nm technology. To compensate for aging, designs now typically apply adaptive voltage scaling (AVS) to mitigate performance degradation by elevating supply voltage. Since varying the supply voltage also causes the BTI degradation to vary over lifetime, this presents a new challenge for margin reduction in the context of conventional signoff methodology, which characterizes timing libraries based on transistor models with pre-calculated BTI degradations for a given IC lifetime. In this paper, we study the conditions under which a circuit with AVS requires additional timing margin during signoff. Then, we propose two heuristics for chip designers to characterize an aging-derated standard-cell timing library that accounts for the impact of AVS during signoff. According to our experimental results, this aging-aware signoff approach avoids both overestimation and underestimation of aging-either of which results in power or area penalty-in AVS-enabled systems. Further, we compare circuits implemented with the aging-aware signoff method based on aging-derated libraries versus those based on a flat timing margin. We demonstrate that the flat timing margin method is more pessimistic, and that the pessimism can be mitigated by AVS.
引用
收藏
页码:2920 / 2930
页数:11
相关论文
共 50 条
  • [1] Impact of Adaptive Voltage Scaling on Aging-Aware Signoff
    Chan, Tuck-Boon
    Chan, Wei-Ting Jonas
    Kahng, Andrew B.
    [J]. DESIGN, AUTOMATION & TEST IN EUROPE, 2013, : 1683 - 1688
  • [2] Aging-Aware Voltage Scaling
    van Santen, Victor M.
    Amrouch, Hussam
    Parihar, Narendra
    Mahapatra, Souvik
    Henkel, Joerg
    [J]. PROCEEDINGS OF THE 2016 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2016, : 576 - 581
  • [3] AGING-AWARE ADAPTIVE VOLTAGE SCALING OF PRODUCT BLOCKS IN 28NM NODES
    Huard, V.
    Cacho, F.
    Benhassain, A.
    Parthasarathy, C.
    [J]. 2016 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2016,
  • [4] Aging-Aware Training for Printed Neuromorphic Circuits
    Zhao, Haibin
    Hefenbrock, Michael
    Beigl, Michael
    Tahoori, Mehdi B.
    [J]. 2022 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN, ICCAD, 2022,
  • [5] Methodology for Electromigration Signoff in the Presence of Adaptive Voltage Scaling
    Chan, Wei-Ting Jonas
    Kahng, Andrew B.
    Nath, Siddhartha
    [J]. 2014 ACM/IEEE INTERNATIONAL WORKSHOP ON SYSTEM LEVEL INTERCONNECT PREDICTION (SLIP), 2014,
  • [6] Methodology for Electromigration Signoff in the Presence of Adaptive Voltage Scaling
    Chan, Wei-Ting Jonas
    Kahng, Andrew B.
    Nath, Siddhartha
    [J]. 2014 ACM/IEEE INTERNATIONAL WORKSHOP ON SYSTEM LEVEL INTERCONNECT PREDICTION (SLIP), 2014,
  • [7] Aging-aware Timing Analysis of Combinatorial Circuits on Gate Level
    Lorenz, Dominik
    Georgakos, Georg
    Schlichtmann, Ulf
    [J]. IT-INFORMATION TECHNOLOGY, 2010, 52 (04): : 181 - 187
  • [8] Aging-Aware Boosting
    Khdr, Heba
    Amrouch, Hussam
    Henkel, Joerg
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 2018, 67 (09) : 1217 - 1230
  • [9] Aging-Aware Adaptive Voltage Scaling in 22nm High-K/Metal-Gate Tri-Gate CMOS
    Cho, Minki
    Tokunaga, Carlos
    Khellah, Muhammad M.
    Tschanz, James W.
    De, Vivek
    [J]. 2015 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2015,
  • [10] Aging-Aware Reliable Multiplier Design With Adaptive Hold Logic
    Lin, Ing-Chao
    Cho, Yu-Hung
    Yang, Yi-Ming
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2015, 23 (03) : 544 - 556