On Aging-Aware Signoff for Circuits With Adaptive Voltage Scaling

被引:9
|
作者
Chan, Tuck-Boon [1 ]
Chan, Wei-Ting Jonas [1 ]
Kahng, Andrew B. [1 ,2 ]
机构
[1] Univ Calif San Diego, Dept Elect & Comp Engn, La Jolla, CA 92093 USA
[2] Univ Calif San Diego, Dept Comp Sci & Engn, La Jolla, CA 92093 USA
关键词
Adaptive voltage scaling; aging; bias temperature instability; reliability; signoff; OVERCOMING PERFORMANCE DEGRADATION; LIFETIME;
D O I
10.1109/TCSI.2014.2321204
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Transistor aging due to bias temperature instability (BTI) is a major reliability concern in sub-32 nm technology. To compensate for aging, designs now typically apply adaptive voltage scaling (AVS) to mitigate performance degradation by elevating supply voltage. Since varying the supply voltage also causes the BTI degradation to vary over lifetime, this presents a new challenge for margin reduction in the context of conventional signoff methodology, which characterizes timing libraries based on transistor models with pre-calculated BTI degradations for a given IC lifetime. In this paper, we study the conditions under which a circuit with AVS requires additional timing margin during signoff. Then, we propose two heuristics for chip designers to characterize an aging-derated standard-cell timing library that accounts for the impact of AVS during signoff. According to our experimental results, this aging-aware signoff approach avoids both overestimation and underestimation of aging-either of which results in power or area penalty-in AVS-enabled systems. Further, we compare circuits implemented with the aging-aware signoff method based on aging-derated libraries versus those based on a flat timing margin. We demonstrate that the flat timing margin method is more pessimistic, and that the pessimism can be mitigated by AVS.
引用
收藏
页码:2920 / 2930
页数:11
相关论文
共 50 条
  • [21] Aging-Aware Design of Microprocessor Instruction Pipelines
    Oboril, Fabian
    Tahoori, Mehdi B.
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2014, 33 (05) : 704 - 716
  • [22] An Aging-Aware model for the Leakage Power of Nano-scaled Digital Integrated Circuits in IoT era
    Moshrefi, Amirhossein
    Aghababa, Hossein
    Shoaei, Omid
    2017 24TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (ICECS), 2017, : 343 - 346
  • [23] Adaptive Proactive Reconfiguration: A Technique for Process-Variability-and Aging-Aware SRAM Cache Design
    Pouyan, Peyman
    Amat, Esteve
    Rubio, Antonio
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2015, 23 (09) : 1951 - 1955
  • [24] ANMR: Aging-aware adaptive N-modular redundancy for homogeneous multicore embedded processors
    Baharvand, Farshad
    Miremadi, S. Ghassem
    JOURNAL OF PARALLEL AND DISTRIBUTED COMPUTING, 2017, 109 : 29 - 41
  • [25] Accurate and Efficient Aging-aware Static Timing Analysis
    Ng, James
    2023 INTERNATIONAL VLSI SYMPOSIUM ON TECHNOLOGY, SYSTEMS AND APPLICATIONS, VLSI-TSA/VLSI-DAT, 2023,
  • [26] MTTF-AWARE DESIGN METHODOLOGY FOR ADAPTIVE VOLTAGE SCALING
    Hashimoto, Masanori
    Masuda, Yutaka
    2018 CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE (CSTIC), 2018,
  • [27] An MILP-Based Aging-Aware Routing Algorithm for NoCs
    Bhardwaj, Kshitij
    Chakraborty, Koushik
    Roy, Sanghamitra
    DESIGN, AUTOMATION & TEST IN EUROPE (DATE 2012), 2012, : 326 - 331
  • [28] Optimum Operating Points of Transistors with minimal Aging-Aware Sensitivity
    Hellwege, Nico
    Heidmann, Nils
    Paul, Steffen
    Peters-Drolshagen, Dagmar
    2015 28TH SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN (SBCCI), 2015,
  • [29] Aging-Aware Power or Frequency Tuning With Predictive Fault Detection
    Pachito, Jackson
    Martins, Celestino V.
    Jacinto, Bruno
    Teixeira, Isabel C.
    Teixeira, Joao Paulo
    Semiao, Jorge
    Vazquez, Julio C.
    Champac, Victor
    Santos, Marcelino B.
    IEEE DESIGN & TEST OF COMPUTERS, 2012, 29 (05): : 27 - 36
  • [30] Aging-Aware Timing Analysis and Optimization Considering Path Sensitization
    Wu, Kai-Chiang
    Marculescu, Diana
    2011 DESIGN, AUTOMATION & TEST IN EUROPE (DATE), 2011, : 1572 - 1577