An Aging-Aware CMOS SRAM Structure Design for Boolean Logic In-Memory Computing

被引:0
|
作者
Chang, Wei [1 ]
Chen, Yu-Guang [1 ]
Huang, Po-Yeh [1 ]
Li, Jin-Fu [1 ]
机构
[1] Natl Cent Univ, Dept Elect Engn, Taoyuan, Taiwan
关键词
In-Memory Computing; PBTI; supplemental transistor; 8T SRAM; NBTI;
D O I
10.1109/DFT52944.2021.9568343
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In-memory computing (IMC), which processes data directly in memory arrays through analog signal capture, provides fast and efficient Boolean logic computation. One of such a structure is SRAM-based IMC, which uses the discharge amplitude to realize various Boolean functions. However, the PVT variations as well as aging effects will seriously impact the accuracy of the IMC results. To improve the accuracy and to extend the system lifetime, in this paper we propose a novel 8T CMOS SRAM IMC structure which uses supplemental transistors to tolerance the PBTI effects on NMOS transistors. Experimental results show a significant lifetime extension with the proposed method.
引用
收藏
页数:4
相关论文
共 50 条
  • [1] Design of In-Memory Computing Enabled SRAM Macro
    Monga, Kanika
    Behera, Sunit
    Chaturvedi, Nitin
    Gurunarayanan, S.
    [J]. 2022 IEEE 19TH INDIA COUNCIL INTERNATIONAL CONFERENCE, INDICON, 2022,
  • [2] Aging-aware Logic Synthesis
    Ebrahimi, Mojtaba
    Oboril, Fabian
    Kiamehr, Saman
    Tahoori, Mehdi B.
    [J]. 2013 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2013, : 61 - 68
  • [3] A 9T-SRAM in-memory computing macro for Boolean logic and multiply-and-accumulate operations
    Dai, Chenghu
    Ren, Zihua
    Guan, Lijun
    Liu, Haitao
    Gao, Mengya
    Lu, Wenjuan
    Pang, Zhiyong
    Peng, Chunyu
    Wu, Xiulong
    [J]. MICROELECTRONICS JOURNAL, 2024, 144
  • [4] In-Memory Computing with 6T SRAM for Multi-operator Logic Design
    Dhakad, Narendra Singh
    Chittora, Eshika
    Raut, Gopal
    Sharma, Vishal
    Vishvakarma, Santosh Kumar
    [J]. CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2024, 43 (01) : 646 - 660
  • [5] In-Memory Computing with 6T SRAM for Multi-operator Logic Design
    Narendra Singh Dhakad
    Eshika Chittora
    Gopal Raut
    Vishal Sharma
    Santosh Kumar Vishvakarma
    [J]. Circuits, Systems, and Signal Processing, 2024, 43 : 646 - 660
  • [6] The Optimization of Aging-aware 8T SRAM for FPGA Configuration Memory
    Li, Yifei
    Zhou, Yuxin
    Shu, Yuhao
    Chen, Hongyu
    Ha, Yajun
    [J]. 2024 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, ISCAS 2024, 2024,
  • [7] Aging-Aware Reliable Multiplier Design With Adaptive Hold Logic
    Lin, Ing-Chao
    Cho, Yu-Hung
    Yang, Yi-Ming
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2015, 23 (03) : 544 - 556
  • [8] Implementation of Boolean Logic Functions in Charge Trap Flash for In-Memory Computing
    Lee, Jaehong
    Park, Byung-Gook
    Kim, Yoon
    [J]. IEEE ELECTRON DEVICE LETTERS, 2019, 40 (09) : 1358 - 1361
  • [9] Bi-Directional and Operand-Controllable In-Memory Computing for Boolean Logic and Search Operations with Row and Column Directional SRAM (RC-SRAM)
    Xiao, Han
    Zhao, Ruiyong
    Liu, Yulan
    Liu, Yuanzhen
    Chen, Jing
    [J]. MICROMACHINES, 2024, 15 (08)
  • [10] Functionally Complete Boolean Logic and Adder Design Based on 2T2R RRAMs for Post-CMOS In-Memory Computing
    Yang, Zongxian
    Ma, Yixiao
    Wei, Lan
    [J]. GLSVLSI '19 - PROCEEDINGS OF THE 2019 ON GREAT LAKES SYMPOSIUM ON VLSI, 2019, : 147 - 152