Soft-Error Probability Due to SET in Clock Tree Networks

被引:6
|
作者
Chipana, Raul [1 ]
Chielle, Eduardo [1 ]
Kastensmidt, Fernanda Lima [1 ]
Tonfat, Jorge [1 ]
Reis, Ricardo [1 ]
机构
[1] Univ Fed Rio Grande do Sul, Inst Informat, PPGC, PGMICRO, Porto Alegre, RS, Brazil
关键词
component; Soft-error; SEU; SET; Radiation effects;
D O I
10.1109/ISVLSI.2012.39
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Technology scaling in deep-submicron devices has increased the susceptibility of integrated circuits to radiation. Single event effect (SEE) is one of the major radiation influences that can provoke transient errors in the circuit. SEE can occur even in the clock distribution networks. During the strike of an ionizing particle, charge may be collected on the output node of the clock buffer provoking a clock glitch, clock jitter and skew. As consequence, it is possible to notice errors in circuit functional behavior. This paper investigates the soft-error probability due to SET in clock tree networks proposing a methodology to any ASIC layout circuit. This methodology allows finding 4.6% of registers with high susceptibility in a SRAM arbiter circuit.
引用
收藏
页码:338 / 343
页数:6
相关论文
共 50 条
  • [21] Fingerprinting: Bounding soft-error detection latency and bandwidth
    Smolens, JC
    Gold, BT
    Kim, J
    Falsafi, B
    Hoe, JC
    Nowatzyk, AG
    ACM SIGPLAN NOTICES, 2004, 39 (11) : 224 - 234
  • [22] Online Soft-Error Vulnerability Estimation for Memory Arrays
    Vijayan, Arunkumar
    Koneru, Abhishek
    Ebrahimi, Mojtaba
    Chakrabarty, Krishnendu
    Tahoori, Mehdi B.
    2016 IEEE 34TH VLSI TEST SYMPOSIUM (VTS), 2016,
  • [23] Variability and Soft-error Resilience in Dependable VLSI Platform
    Mitsuyama, Yukio
    Onodera, Hidetoshi
    2014 IEEE 23RD ASIAN TEST SYMPOSIUM (ATS), 2014, : 45 - 50
  • [24] Soft-error Monte Carlo modeling program, SEMM
    Murley, PC
    Srinivasan, GR
    IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 1996, 40 (01) : 109 - 118
  • [25] On accelerating soft-error detection by targeted pattern generation
    Sanyal, Alodeep
    Ganeshpure, Kunal
    Kundu, Sandip
    ISQED 2007: PROCEEDINGS OF THE EIGHTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, 2007, : 723 - +
  • [26] Soft-error tolerance analysis and optimization of nanometer circuits
    Dhillon, YS
    Diril, AU
    Chatterjee, A
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, VOLS 1 AND 2, PROCEEDINGS, 2005, : 288 - 293
  • [27] Soft-error simulation system and application to SRAM design
    Satoh, S
    Sudo, R
    Tashiro, H
    FUJITSU SCIENTIFIC & TECHNICAL JOURNAL, 1996, 32 (01): : 119 - 127
  • [28] Neutron soft-error simulation for semiconductor memory devices
    Kawakami, Y
    Yamamoto, Y
    Tanaka, K
    Hane, M
    Watanabe, Y
    NEC RESEARCH & DEVELOPMENT, 2002, 43 (02): : 146 - 152
  • [29] Impact of scaling on soft-error rates in commercial microprocessors
    Seifert, N
    Zhu, XW
    Massengill, LW
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2002, 49 (06) : 3100 - 3106
  • [30] Performing the soft-error rate (SER) on a TDBI chamber
    Chang, V
    Chien, WTK
    Advanced Reliability Modeling, 2004, : 49 - 56