Soft-Error Probability Due to SET in Clock Tree Networks

被引:6
|
作者
Chipana, Raul [1 ]
Chielle, Eduardo [1 ]
Kastensmidt, Fernanda Lima [1 ]
Tonfat, Jorge [1 ]
Reis, Ricardo [1 ]
机构
[1] Univ Fed Rio Grande do Sul, Inst Informat, PPGC, PGMICRO, Porto Alegre, RS, Brazil
关键词
component; Soft-error; SEU; SET; Radiation effects;
D O I
10.1109/ISVLSI.2012.39
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Technology scaling in deep-submicron devices has increased the susceptibility of integrated circuits to radiation. Single event effect (SEE) is one of the major radiation influences that can provoke transient errors in the circuit. SEE can occur even in the clock distribution networks. During the strike of an ionizing particle, charge may be collected on the output node of the clock buffer provoking a clock glitch, clock jitter and skew. As consequence, it is possible to notice errors in circuit functional behavior. This paper investigates the soft-error probability due to SET in clock tree networks proposing a methodology to any ASIC layout circuit. This methodology allows finding 4.6% of registers with high susceptibility in a SRAM arbiter circuit.
引用
收藏
页码:338 / 343
页数:6
相关论文
共 50 条
  • [11] An Improved Soft-Error Rate Measurement Technique
    Sanyal, Alodeep
    Ganeshpure, Kunal
    Kundu, Sandip
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2009, 28 (04) : 596 - 600
  • [12] Soft-Error Rate in a Logic LSI Estimated From SET Pulse-Width Measurements
    Makino, Takahiro
    Kobayashi, Daisuke
    Hirose, Kazuyuki
    Takahashi, Daisuke
    Ishii, Shigeru
    Kusano, Masaki
    Onoda, Shinobu
    Hirao, Toshio
    Ohshima, Takeshi
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2009, 56 (06) : 3180 - 3184
  • [13] IMPROVEMENT OF SOFT-ERROR RATE IN MOS SRAMS
    MURAKAMI, S
    ICHINOSE, K
    ANAMI, K
    KAYANO, S
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1989, 24 (04) : 869 - 873
  • [14] A Soft-Error Mitigated Microprocessor With Software Controlled Error Reporting and Recovery
    Farnsworth, Chad
    Clark, Lawrence T.
    Gogulamudi, Anudeep R.
    Vashishtha, Vinay
    Gujja, Aditya
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2016, 63 (04) : 2241 - 2249
  • [15] Modeling and optimization for soft-error reliability of sequential circuits
    Miskov-Zivanov, Natasa
    Marculescu, Diana
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2008, 27 (05) : 803 - 816
  • [16] CSER: HW/SW Configurable Soft-Error Resiliency for Application Specific Instruction-Set Processors
    Li, Tuo
    Shafique, Muhammad
    Rehman, Semeen
    Radhakrishnan, Swarnalatha
    Ragel, Roshan
    Ambrose, Jude Angelo
    Henkel, Joerg
    Parameswaran, Sri
    DESIGN, AUTOMATION & TEST IN EUROPE, 2013, : 707 - 712
  • [17] Autonomous Soft-Error Tolerance of FPGA Configuration Bits
    Das, Anup
    Venkataraman, Shyamsundar
    Kumar, Akash
    ACM TRANSACTIONS ON RECONFIGURABLE TECHNOLOGY AND SYSTEMS, 2015, 8 (02)
  • [18] Soft-error detection using control flow assertions
    Goloubeva, O
    Rebaudengo, M
    Reorda, MS
    Violante, M
    18TH IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI SYSTEMS, PROCEEDINGS, 2003, : 581 - 588
  • [19] RELIABILITY OF SEMICONDUCTOR RAMS WITH SOFT-ERROR SCRUBBING TECHNIQUES
    YANG, GC
    IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 1995, 142 (05): : 337 - 344
  • [20] A Soft-Error Resilient Route Computation Unit for 3D Networks-on-Chips
    Coelho, Alexandre
    Charif, Amir
    Zergainoh, Nacer-Eddine
    Fraire, Juan
    Velazco, Raoul
    PROCEEDINGS OF THE 2018 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2018, : 1357 - 1362