Soft-Error Probability Due to SET in Clock Tree Networks

被引:6
|
作者
Chipana, Raul [1 ]
Chielle, Eduardo [1 ]
Kastensmidt, Fernanda Lima [1 ]
Tonfat, Jorge [1 ]
Reis, Ricardo [1 ]
机构
[1] Univ Fed Rio Grande do Sul, Inst Informat, PPGC, PGMICRO, Porto Alegre, RS, Brazil
关键词
component; Soft-error; SEU; SET; Radiation effects;
D O I
10.1109/ISVLSI.2012.39
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Technology scaling in deep-submicron devices has increased the susceptibility of integrated circuits to radiation. Single event effect (SEE) is one of the major radiation influences that can provoke transient errors in the circuit. SEE can occur even in the clock distribution networks. During the strike of an ionizing particle, charge may be collected on the output node of the clock buffer provoking a clock glitch, clock jitter and skew. As consequence, it is possible to notice errors in circuit functional behavior. This paper investigates the soft-error probability due to SET in clock tree networks proposing a methodology to any ASIC layout circuit. This methodology allows finding 4.6% of registers with high susceptibility in a SRAM arbiter circuit.
引用
收藏
页码:338 / 343
页数:6
相关论文
共 50 条
  • [41] Real-time soft-error rate measurements: A review
    Autran, J. L.
    Munteanu, D.
    Roche, P.
    Gasiot, G.
    MICROELECTRONICS RELIABILITY, 2014, 54 (08) : 1455 - 1476
  • [42] SBanTEM: A Novel Methodology for Sparse Band Tensors as Soft-Error Mitigation in Sparse Convolutional Neural Networks
    Colucci, Alessio
    Steininger, Andreas
    Shafique, Muhammad
    2024 IEEE 30TH INTERNATIONAL SYMPOSIUM ON ON-LINE TESTING AND ROBUST SYSTEM DESIGN, IOLTS 2024, 2024,
  • [43] Robust system design with built-in soft-error resilience
    Mitra, S
    Seifert, N
    Zhang, M
    Shi, Q
    Kim, KS
    COMPUTER, 2005, 38 (02) : 43 - +
  • [44] Robust C-element design for soft-error mitigation
    Wey, I-Chyn
    Wu, Bing-Chen
    Peng, Chien-Chang
    Gong, Cihun-Siyong Alex
    Yu, Chang-Hong
    IEICE ELECTRONICS EXPRESS, 2015, 12 (10):
  • [45] Self-adaptive data caches for soft-error reliability
    Wang, Shuai
    Hu, Jie
    Ziavras, Sotirios G.
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2008, 27 (08) : 1503 - 1507
  • [46] The Impact of Production Defects on the Soft-Error Tolerance of Hardened Latches
    Holst, Stefan
    Ma, Ruijun
    Wen, Xiaoqing
    2018 23RD IEEE EUROPEAN TEST SYMPOSIUM (ETS), 2018,
  • [47] Soft-error mitigation by means of decoupled transactional memory threads
    Sanchez, Daniel
    Cebrian, Juan M.
    Garcia, Jose M.
    Aragon, Juan L.
    DISTRIBUTED COMPUTING, 2015, 28 (02) : 75 - 90
  • [48] Reducing Soft-error Vulnerability of Caches using Data Compression
    Mittal, Sparsh
    Vetter, Jeffrey S.
    2016 INTERNATIONAL GREAT LAKES SYMPOSIUM ON VLSI (GLSVLSI), 2016, : 197 - 202
  • [49] A Probability Soft-Error Model for a 28-nm SRAM-based FPGA under Neutron Radiation Exposure
    Thieu, Gia Bao
    Schmechel, Johannes
    Weide-Zaage, Kirsten
    Schmidt, Katharina
    Hagenah, Dorian
    Paya-Vaya, Guillermo
    2023 24TH INTERNATIONAL CONFERENCE ON THERMAL, MECHANICAL AND MULTI-PHYSICS SIMULATION AND EXPERIMENTS IN MICROELECTRONICS AND MICROSYSTEMS, EUROSIME, 2023,
  • [50] Reducing the soft-error rate of a high-performance microprocessor
    Weaver, CT
    Emer, J
    Mukherjee, SS
    Reinhardt, SK
    IEEE MICRO, 2004, 24 (06) : 30 - 37