Soft-error tolerance analysis and optimization of nanometer circuits

被引:70
|
作者
Dhillon, YS [1 ]
Diril, AU [1 ]
Chatterjee, A [1 ]
机构
[1] Georgia Inst Technol, Atlanta, GA 30332 USA
关键词
D O I
10.1109/DATE.2005.274
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Nanometer circuits are becoming increasingly susceptible to soft-errors due to alpha-particle and atmospheric neutron strikes as device scaling reduces node capacitances and supply/threshold voltage scaling reduces noise margins. It is becoming crucial to add soft-error tolerance estimation and optimization to the design flow to handle the increasing susceptibility. The first part of this paper presents a tool for accurate so error analysis of nanometer circuits (ASERTA) that can be used to estimate the soft-error tolerance of nanometer circuits consisting of millions of gates. The tolerance estimates generated by the tool match SPICE generated estimates closely while taking orders of magnitude less computation time. The second part of the paper presents a tool for soft-error tolerance optimization nanometer circuits (SERTOPT) using the tolerance estimates generated by ASERTA. The tool finds optimal sizes, channel lengths, supply voltages and threshold voltages to be assigned to gates in a combinational circuit such that the soft-error tolerance is increased while meeting the timing constraint. Experiments on ISCAS'85 benchmark circuits showed that soft-error rate of the optimized circuit decreased by as much as 47% with marginal increase in circuit delay.
引用
收藏
页码:288 / 293
页数:6
相关论文
共 50 条
  • [1] Analysis and optimization of nanometer CMOS circuits for soft-error tolerance
    Dhillon, Yuvraj S.
    Diril, Abdulkadir U.
    Chatterjee, Abhijit
    Singh, Adit D.
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2006, 14 (05) : 514 - 524
  • [2] Load and logic co-optimization for design of soft-error resistant nanometer CMOS circuits
    Dhillon, YS
    Diril, AU
    Chatterjee, A
    Metra, C
    [J]. 11TH IEEE INTERNATIONAL ON-LINE TESTING SYMPOSIUM, 2005, : 35 - 40
  • [3] Modeling and optimization for soft-error reliability of sequential circuits
    Miskov-Zivanov, Natasa
    Marculescu, Diana
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2008, 27 (05) : 803 - 816
  • [4] Time redundancy based soft-error tolerance to rescue nanometer technologies
    Nicolaidis, M
    [J]. 17TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 1999, : 86 - 94
  • [5] Time redundancy based soft-error tolerance to rescue nanometer technologies
    Nicolaidis, M.
    [J]. Proceedings of the IEEE VLSI Test Symposium, 1999, : 86 - 94
  • [6] Soft-Error Tolerance and Mitigation in Asynchronous Burst-Mode Circuits
    Almukhaizim, Sobeeh
    Shi, Feng
    Love, Eric
    Makris, Yiorgos
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2009, 17 (07) : 869 - 882
  • [7] An Improved Multi-Objective Optimization Framework for Soft-Error Immune Circuits
    Chu, Shaohang
    Li, Yan
    Cheng, Xu
    Zeng, Xiaoyang
    [J]. 2022 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, APCCAS, 2022, : 481 - 484
  • [8] Autonomous Soft-Error Tolerance of FPGA Configuration Bits
    Das, Anup
    Venkataraman, Shyamsundar
    Kumar, Akash
    [J]. ACM TRANSACTIONS ON RECONFIGURABLE TECHNOLOGY AND SYSTEMS, 2015, 8 (02)
  • [9] Improving soft-error tolerance of FPGA configuration bits
    Srinivasan, S
    Gayasen, A
    Vijaykrishnan, N
    Kandemir, M
    Xie, Y
    Irwin, MJ
    [J]. ICCAD-2004: INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN, IEEE/ACM DIGEST OF TECHNICAL PAPERS, 2004, : 107 - 110
  • [10] Soft-error tolerance of an optically reconfigurable gate array VLSI
    Fujimori, Takumi
    Watanabe, Minoru
    [J]. 2018 26TH INTERNATIONAL CONFERENCE ON SYSTEMS ENGINEERING (ICSENG 2018), 2018,