Design and Implementation of a DVB-S2 Reconfigurable Datapath BCH Encoder for High Data-Rate Payload Data Telemetry

被引:1
|
作者
Quintarelli, Giovanni [1 ]
Bertolucci, Matteo [2 ]
Nannipieri, Pietro [1 ]
机构
[1] Univ Pisa, Dept Informat Engn, I-56122 Pisa, Italy
[2] IngeniArs Srl, I-56121 Pisa, Italy
关键词
DVB-S2; BCH; satellite; telemetry transmitter; high throughput; FPGA; parallel processing; PDT; reconfigurable datapath;
D O I
10.1109/ACCESS.2023.3327786
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
To ensure the flexibility of Earth Observation satellite missions, it is essential to have highly adaptable communication systems equipped with efficient modulation and coding schemes. The preferred approach for such applications is the DVB-S2 standard, which provides three operational modes: Constant Coding and Modulation, Variable Coding and Modulation, and Adaptive Coding and Modulation. Additionally, this standard incorporates a robust Forward Error Correction system that combines a Low-Density Parity-Check encoder with a Bose-Chaudhuri-Hocquenghem encoder. This combination ensures optimal utilization of channel bandwidth while maintaining an acceptable Bit Error Rate throughout the satellite's orbit. This research is centred on designing and implementing a highly flexible and high-speed parallel Bose-Chaudhuri-Hocquenghem encoder, fully compliant with the DVB-S2 standard, and supporting all Constant Coding and Modulation, Variable Coding and Modulation, and Adaptive Coding and Modulation modes. In contrast to existing solutions, our proposed encoder permits the concurrent processing of a larger number of bits, thereby enhancing parallelism. Furthermore, parallelism is a configurable parameter, allowing seamless system scalability. The proposed encoder can be tailored to accommodate a wide range of throughput requirements, making it suitable for various mission classes. This flexibility enables users to balance factors like complexity, power consumption, and performance. The hardware platform selected for circuit implementation is the space-grade Xilinx XQRKU060 FPGA. Our results demonstrate a maximum achievable throughput ranging from 600 Mbps to 19.2 Gbps and a dynamic power consumption of 10 mW to 79 mW, depending on the chosen parallelism level (ranging from 2 to 96). The optimization of resource utilization is particularly noteworthy, as it reduces the required resources to as low as 760 Look-up Tables and 344 registers for lower parallelism levels.
引用
收藏
页码:120281 / 120291
页数:11
相关论文
共 50 条
  • [31] TECHNIQUES FOR HIGH DATA-RATE 2-DIMENSIONAL OPTICAL PATTERN-RECOGNITION
    CROCE, R
    BURTON, G
    RCA REVIEW, 1971, 32 (04): : 610 - &
  • [32] Efficient VLSI Huffman encoder implementation and its application in high rate serial data encoding
    Wei, Rongshan
    Zhang, Xingang
    IEICE ELECTRONICS EXPRESS, 2017, 14 (21):
  • [33] VLSI architecture design of VLC encoder for high data rate video/image coding
    Chang, Hao-Chieh
    Chen, Liang-Gee
    Chang, Yung-Chi
    Huang, Sheng-Chieh
    Proceedings - IEEE International Symposium on Circuits and Systems, 1999, 4
  • [34] Implementation of 2 gigabit rate data handling system for synthetic aperture radar (SAR) payload
    Digital Systems Group, ISRO Satellite Centre, Bangalroe-560 017, India
    J Spacecr Technol, 2008, 1 (22-29):
  • [35] A VLST architecture design of VLC encoder for high data rate video/image coding
    Chang, HC
    Chen, LG
    Chang, YC
    Huang, SC
    ISCAS '99: PROCEEDINGS OF THE 1999 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 4: IMAGE AND VIDEO PROCESSING, MULTIMEDIA, AND COMMUNICATIONS, 1999, : 398 - 401
  • [36] Implementation of 2 gigabit rate data handling system for synthetic aperture radar (SAR) payload
    Dutta, Chayan
    Subramanian, Vivek R.
    Lalitkrushna, Thakar
    Nelson, Annie
    Nagaraj, S. R.
    Seshaiah, R.
    JOURNAL OF SPACECRAFT TECHNOLOGY, 2008, 18 (01): : 22 - 29
  • [37] DESIGN AND IMPLEMENTATION OF A HIGH DATA RATE MICS DIGITAL BASEBAND TRANSMITTER
    Im, Junha
    Lee, Sangmin
    Kim, Jaeseok
    2011 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS (SIPS), 2011, : 13 - 18
  • [38] Design and Implementation of Demodulator for High-Data-Rate Meteorological Satellites
    Tang, Jian
    Qiu, Yi
    Wang, Kairui
    2024 4TH INTERNATIONAL CONFERENCE ON INFORMATION COMMUNICATION AND SOFTWARE ENGINEERING, ICICSE 2024, 2024, : 141 - 146
  • [39] Peer-Reviewed Technical Communication-Highly Directional Multipath Free High Data-Rate Communications With a Reconfigurable Modem
    Emokpae, Lloyd E.
    Freeman, Simon E.
    Edelmann, Geoffrey F.
    Fromm, David M.
    IEEE JOURNAL OF OCEANIC ENGINEERING, 2019, 44 (01) : 229 - 239
  • [40] Design of 2-axis Gimbal Spaceborne X-band Antenna for High Data Rate Payload Transmission
    Cheong, Sae-Han-Sol
    Kim, Tae-Hong
    Jung, Jin-Mi
    Lee, Sang-Gyu
    Kim, Yong-Hoon
    2013 ASIA-PACIFIC MICROWAVE CONFERENCE PROCEEDINGS (APMC 2013), 2013, : 479 - 481