Design and Implementation of a DVB-S2 Reconfigurable Datapath BCH Encoder for High Data-Rate Payload Data Telemetry

被引:1
|
作者
Quintarelli, Giovanni [1 ]
Bertolucci, Matteo [2 ]
Nannipieri, Pietro [1 ]
机构
[1] Univ Pisa, Dept Informat Engn, I-56122 Pisa, Italy
[2] IngeniArs Srl, I-56121 Pisa, Italy
关键词
DVB-S2; BCH; satellite; telemetry transmitter; high throughput; FPGA; parallel processing; PDT; reconfigurable datapath;
D O I
10.1109/ACCESS.2023.3327786
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
To ensure the flexibility of Earth Observation satellite missions, it is essential to have highly adaptable communication systems equipped with efficient modulation and coding schemes. The preferred approach for such applications is the DVB-S2 standard, which provides three operational modes: Constant Coding and Modulation, Variable Coding and Modulation, and Adaptive Coding and Modulation. Additionally, this standard incorporates a robust Forward Error Correction system that combines a Low-Density Parity-Check encoder with a Bose-Chaudhuri-Hocquenghem encoder. This combination ensures optimal utilization of channel bandwidth while maintaining an acceptable Bit Error Rate throughout the satellite's orbit. This research is centred on designing and implementing a highly flexible and high-speed parallel Bose-Chaudhuri-Hocquenghem encoder, fully compliant with the DVB-S2 standard, and supporting all Constant Coding and Modulation, Variable Coding and Modulation, and Adaptive Coding and Modulation modes. In contrast to existing solutions, our proposed encoder permits the concurrent processing of a larger number of bits, thereby enhancing parallelism. Furthermore, parallelism is a configurable parameter, allowing seamless system scalability. The proposed encoder can be tailored to accommodate a wide range of throughput requirements, making it suitable for various mission classes. This flexibility enables users to balance factors like complexity, power consumption, and performance. The hardware platform selected for circuit implementation is the space-grade Xilinx XQRKU060 FPGA. Our results demonstrate a maximum achievable throughput ranging from 600 Mbps to 19.2 Gbps and a dynamic power consumption of 10 mW to 79 mW, depending on the chosen parallelism level (ranging from 2 to 96). The optimization of resource utilization is particularly noteworthy, as it reduces the required resources to as low as 760 Look-up Tables and 344 registers for lower parallelism levels.
引用
收藏
页码:120281 / 120291
页数:11
相关论文
共 50 条
  • [21] High Data-Rate mm-Wave CMOS Transceiver IC Design
    Matsuzawa, Akira
    2016 13TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2016, : 138 - 141
  • [22] LDPC Decoder of High Speed Multi-Rate DVB-S2 Based on FPGA
    Xie T.
    Li B.
    Yang M.
    Yan Z.
    Xibei Gongye Daxue Xuebao/Journal of Northwestern Polytechnical University, 2019, 37 (02): : 299 - 307
  • [23] A detached pole tip design of perpendicular write heads for high data-rate recording
    Bai, DZ
    Zhu, JG
    IEEE TRANSACTIONS ON MAGNETICS, 2002, 38 (05) : 2240 - 2242
  • [24] Design of a High-throughput LDPC Decoder for DVB-S2 Using Local Memory Banks
    Kim, Seong-Woon
    Park, Chang-Soo
    Hwang, Sun-Young
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2009, 55 (03) : 1045 - 1050
  • [25] SYSTEM LEVEL INTEGRATION OF SIMULATION METHODS FOR HIGH DATA-RATE TRANSMISSION CIRCUIT DESIGN APPLICATIONS
    Hsu, H. -S.
    Hsu, H. -T.
    PROGRESS IN ELECTROMAGNETICS RESEARCH-PIER, 2009, 90 : 31 - 49
  • [26] An Exploratory Study for the Design of Transcutaneous Antennas for High Data-rate Full-duplex Applications
    Korkmaz, Fatih
    Doychinov, Viktor
    Steenson, Paul
    Chakrabarty, Samit
    2024 IEEE INTERNATIONAL WORKSHOP ON ANTENNA TECHNOLOGY, IWAT, 2024, : 179 - 182
  • [27] Design and Implementation of a STANAG 5066 Data Rate Change Algorithm for High Data Rate Autobaud Waveforms
    Schulze, Stephan
    Hancke, Gerhard P.
    EHAC'09: PROCEEDINGS OF THE 8TH WSEAS INTERNATIONAL CONFERENCE ON ELECTRONICS, HARDWARE, WIRELESS AND OPTICAL COMMUNICATIONS, 2009, : 98 - 107
  • [28] Design considerations for high data-rate pre-amplifiers for use in a disk-drive
    Leighton, JD
    Doherty, S
    Elliott, C
    IEEE TRANSACTIONS ON MAGNETICS, 2001, 37 (02) : 627 - 632
  • [29] Hardware design and implementation of digital payload data receiver of LAPAN-A2 satellite
    Hartono, R.
    Amin, D. E.
    Permala, R.
    Yatim, R.
    6TH INTERNATIONAL SEMINAR OF AEROSPACE SCIENCE AND TECHNOLOGY (ISAST), 2018, 1130
  • [30] On the Frequency Carrier Offset and Symbol Timing Estimation for CCSDS 131.2-B-1 High Data-Rate Telemetry Receivers
    Bertolucci, Matteo
    Cassettari, Riccardo
    Fanucci, Luca
    SENSORS, 2021, 21 (09)