Design and Implementation of a DVB-S2 Reconfigurable Datapath BCH Encoder for High Data-Rate Payload Data Telemetry

被引:1
|
作者
Quintarelli, Giovanni [1 ]
Bertolucci, Matteo [2 ]
Nannipieri, Pietro [1 ]
机构
[1] Univ Pisa, Dept Informat Engn, I-56122 Pisa, Italy
[2] IngeniArs Srl, I-56121 Pisa, Italy
关键词
DVB-S2; BCH; satellite; telemetry transmitter; high throughput; FPGA; parallel processing; PDT; reconfigurable datapath;
D O I
10.1109/ACCESS.2023.3327786
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
To ensure the flexibility of Earth Observation satellite missions, it is essential to have highly adaptable communication systems equipped with efficient modulation and coding schemes. The preferred approach for such applications is the DVB-S2 standard, which provides three operational modes: Constant Coding and Modulation, Variable Coding and Modulation, and Adaptive Coding and Modulation. Additionally, this standard incorporates a robust Forward Error Correction system that combines a Low-Density Parity-Check encoder with a Bose-Chaudhuri-Hocquenghem encoder. This combination ensures optimal utilization of channel bandwidth while maintaining an acceptable Bit Error Rate throughout the satellite's orbit. This research is centred on designing and implementing a highly flexible and high-speed parallel Bose-Chaudhuri-Hocquenghem encoder, fully compliant with the DVB-S2 standard, and supporting all Constant Coding and Modulation, Variable Coding and Modulation, and Adaptive Coding and Modulation modes. In contrast to existing solutions, our proposed encoder permits the concurrent processing of a larger number of bits, thereby enhancing parallelism. Furthermore, parallelism is a configurable parameter, allowing seamless system scalability. The proposed encoder can be tailored to accommodate a wide range of throughput requirements, making it suitable for various mission classes. This flexibility enables users to balance factors like complexity, power consumption, and performance. The hardware platform selected for circuit implementation is the space-grade Xilinx XQRKU060 FPGA. Our results demonstrate a maximum achievable throughput ranging from 600 Mbps to 19.2 Gbps and a dynamic power consumption of 10 mW to 79 mW, depending on the chosen parallelism level (ranging from 2 to 96). The optimization of resource utilization is particularly noteworthy, as it reduces the required resources to as low as 760 Look-up Tables and 344 registers for lower parallelism levels.
引用
收藏
页码:120281 / 120291
页数:11
相关论文
共 50 条
  • [41] Design and implementation of Receiver for high Data Rate Fiber Channel Communication Protocol
    Samarth, K.
    Ananda, C. M.
    2017 2ND IEEE INTERNATIONAL CONFERENCE ON RECENT TRENDS IN ELECTRONICS, INFORMATION & COMMUNICATION TECHNOLOGY (RTEICT), 2017, : 1883 - 1888
  • [42] Design of a Low-area, High-throughput LDPC Decoder Using Shared Memory Banks for DVB-S2
    Park, Chang-Soo
    Kim, Seong-Woon
    Hwang, Sun-Young
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2009, 55 (02) : 850 - 854
  • [43] Lens design-based optimization of path loss in high data-rate indoor visible light communication link
    Ahmad, Faheem
    Ramachandrapura, Sathisha
    Jyothsna, K. M.
    Biswas, Rabindra
    Raghunathan, Varun
    FREE-SPACE LASER COMMUNICATIONS XXXII, 2020, 11272
  • [44] High data-rate readout logic design of a 512 x 1024 pixel array dedicated for CEPC vertex detector
    Wei, X.
    Wei, W.
    Wu, T.
    Zhang, Y.
    Li, X.
    Zhang, L.
    Lu, W.
    Liang, Z.
    Dong, J.
    Li, L.
    Wang, J.
    Zheng, R.
    Casanova, R.
    Grinstein, S.
    Hu, Y.
    da Costa, J. Guimaraes
    JOURNAL OF INSTRUMENTATION, 2019, 14
  • [45] Design and Implementation of a Joint Data Compression and Digital Watermarking System in an MPEG-2 Video Encoder
    Tsai, Tsung-Han
    Wu, Chih-Yen
    Fang, Chih-Lun
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2014, 74 (02): : 203 - 220
  • [46] Design and Implementation of a Joint Data Compression and Digital Watermarking System in an MPEG-2 Video Encoder
    Tsung-Han Tsai
    Chih-Yen Wu
    Chih-Lun Fang
    Journal of Signal Processing Systems, 2014, 74 : 203 - 220
  • [47] Design and implementation of high bit rate satellite image data ingest and processing system
    Sarma, T. C.
    Srinivas, C. V.
    2007 INTERNATIONAL CONFERENCE OF SIGNAL PROCESSING, COMMUNICATIONS AND NETWORKING, VOLS 1 AND 2, 2006, : 149 - +
  • [48] High data rate recording: Moving to 2 Gbit/s
    Taratorin, A
    Yuan, S
    Nikitin, V
    JOURNAL OF APPLIED PHYSICS, 2003, 93 (10) : 6444 - 6446
  • [49] Burst error studies with DVB-S2 and 3D wavelet reversible variable-length coding for ultraspectral sounder data compression
    Huang, Bormin
    Ahuja, Alok
    Sriraja, Y.
    2006 10TH INTERNATIONAL CONFERENCE ON COMMUNICATION TECHNOLOGY, VOLS 1 AND 2, PROCEEDINGS, 2006, : 1543 - +
  • [50] Novel Trace Design for High Data-rate Multi-channel Optical Transceiver Assembled using Flip-chip Bonding
    Yagisawa, Takatoshi
    Shiraishi, Takashi
    Sugawara, Mariko
    Tanaka, Kazuhiro
    2014 IEEE 64TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2014, : 1048 - 1053