High data-rate readout logic design of a 512 x 1024 pixel array dedicated for CEPC vertex detector

被引:11
|
作者
Wei, X. [1 ]
Wei, W. [2 ]
Wu, T. [3 ,4 ]
Zhang, Y. [2 ]
Li, X. [2 ]
Zhang, L. [5 ,6 ]
Lu, W. [2 ]
Liang, Z. [2 ]
Dong, J. [5 ]
Li, L. [5 ,6 ]
Wang, J. [1 ]
Zheng, R. [1 ]
Casanova, R. [4 ]
Grinstein, S. [4 ]
Hu, Y. [6 ,7 ]
da Costa, J. Guimaraes [2 ]
机构
[1] Northwestern Polytech Univ, Sch Comp Sci & Engn, 127 Youyixilu, Xian 710072, Shaanxi, Peoples R China
[2] Chinese Acad Sci, Inst High Energy Phys, 19 Yuquanlu, Beijing 100049, Peoples R China
[3] Cent China Normal Univ, 152 Luoyu Rd, Wuhan 430079, Peoples R China
[4] Inst Fis Altes Energies, E-08193 Barcelona, Spain
[5] Shandong Univ, Inst Frontier & Interdisciplinary Sci, Qingdao 266237, Shandong, Peoples R China
[6] Shandong Univ, Key Lab Particle Phys & Particle Irradiat, Qingdao 266237, Shandong, Peoples R China
[7] Univ Strasbourg, 4 Rue Blaise Pascal, F-67081 Strasbourg, France
来源
基金
中国国家自然科学基金;
关键词
Digital electronic circuits; Front-end electronics for detector readout; VLSI circuits; Hardware and accelerator control systems; CHIP;
D O I
10.1088/1748-0221/14/12/C12012
中图分类号
TH7 [仪器、仪表];
学科分类号
0804 ; 080401 ; 081102 ;
摘要
CMOS Pixel Sensors (CPS) are attractive for CEPC vertex detector construction due to its high granularity, high speed, low material budgets, low power and potential high radiation tolerance. The characteristics of the sensing diode and the readout architecture were studied using several chips with small-scaled pixel array for CEPC vertex detector. This paper will study the design of a high data-rate readout logic design of a 512 x 1024 pixel array. For the innermost layer of CEPC vertex detector, the hit pixel frequency is near 120 MHz, which is several times higher than the design requirements of ALPIDE for ALICE vertex detector. Based on the hit-driven readout scheme in the pixel array of ALPIDE and FEI3, we propose a new peripheral readout logic design. All the double columns of pixels are read out in parallel and a fast readout architecrue of 512 double columns is realized. Meanwhile, a real-time data compression and a trigger-mode operation are supported to reduce the data output. The simulation results indicate the pixel hit frequency in average of 120 MHz can be processed with readout time of 50 ns per pixel and of less than 500 ns per double column of pixels. The layout area is 25.68 x 1.13 mm(2). The power density in trigger mode and in triggerless mode are estimated as 25 similar to 30 mW/cm(2) and 35 similar to 45 mW/cm(2) respectively.
引用
收藏
页数:11
相关论文
共 12 条
  • [1] Development of a CMOS pixel sensor prototype for the high hit rate CEPC vertex detector
    Zhang, Ying
    Wei, Wei
    Li, Xiaoting
    Liang, Zhijun
    Wu, Tianya
    Casanova, Raimon
    Wei, Xiaomin
    Zhang, Liang
    Dong, Jianing
    Wang, Jia
    Lu, Weiguo
    Zheng, Ran
    Li, Long
    Grinstein, Sebastian
    Costa, Joao Guimaraes da
    NUCLEAR INSTRUMENTS & METHODS IN PHYSICS RESEARCH SECTION A-ACCELERATORS SPECTROMETERS DETECTORS AND ASSOCIATED EQUIPMENT, 2022, 1042
  • [2] A 1024x512 ROIC with 30μm pixel pitch and 250Hz high frame rate for shortwave infrared detector
    Huang, Zhangcheng
    Huang, Songlei
    Wang, Xuquan
    Chen, Yu
    Fang, Jiaxiong
    INFRARED TECHNOLOGY AND APPLICATIONS XLIV, 2018, 10624
  • [3] Development of a readout technique for the high data rate BTeV pixel detector at Fermilab
    Hall, BK
    Appel, JA
    Cardoso, G
    Christian, D
    Hoff, J
    Kwan, S
    Mekkaoui, A
    Yarema, R
    Zimmermann, S
    2001 IEEE NUCLEAR SCIENCE SYMPOSIUM, CONFERENCE RECORDS, VOLS 1-4, 2002, : 90 - 93
  • [4] Development of high data readout rate pixel module and detector hybridization at Fermilab
    Zimmermann, S
    Kwan, SW
    Appel, JA
    Cancelo, GE
    Cardoso, G
    Cihangir, S
    Christian, DC
    Downing, RW
    Hoff, J
    Kasper, PA
    Mekkaoui, A
    Vargas, A
    Yarema, R
    NUCLEAR INSTRUMENTS & METHODS IN PHYSICS RESEARCH SECTION A-ACCELERATORS SPECTROMETERS DETECTORS AND ASSOCIATED EQUIPMENT, 2001, 465 (01): : 224 - 228
  • [5] Development of a readout technique for the high-data-rate BTeV pixel detector at Fermilab
    Hall, BK
    Appel, JA
    Cardoso, G
    Christian, D
    Hoff, J
    Kwan, S
    Mekkaoui, A
    Yarema, R
    Zimmermann, S
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2002, 49 (03) : 1185 - 1189
  • [6] Design of the CRIRES 512x4096 pixel Aladdin InSB focal plane array detector mosaic
    Dorn, RJ
    Finger, G
    Huster, G
    Lizon, JL
    Mehrgan, H
    Meyer, M
    Stegmeier, J
    Moorwood, AFM
    SCIENTIFIC DETECTORS FOR ASTRONOMY: THE BEGINNING OF A NEW ERA, 2004, 300 : 523 - 528
  • [7] A monolithic active pixel sensor with node-based, data-driven, parallel readout for the high energy physics experiment vertex detector
    Xiao, Le
    Dai, Wenjie
    Zhang, Guoxiang
    Zhou, Zijie
    You, Bihui
    Sun, Xiangming
    Huang, Guangming
    Gao, Chaosong
    Zhao, Cong
    Yang, Ping
    Liu, Jiajia
    Guo, Di
    Lu, Yunpeng
    Zhou, Yang
    Zhang, Ying
    Xie, Lirong
    Yang, Ming
    Yi, Liwen
    Tong, Qiaomu
    Feng, Wanhan
    Tian, Ziyang
    JOURNAL OF INSTRUMENTATION, 2024, 19 (02)
  • [8] A 1024x1 Linear Photodiode Array Sensor with Fast Readout Speed Flexible Pixel-level Integration Time and High Stability to UV Light Exposure
    Akutsu, Takahiro
    Kawada, Shun
    Koda, Yasumasa
    Nakazawa, Taiki
    Kuroda, Rihito
    Sugawa, Shigetoshi
    IMAGE SENSORS AND IMAGING SYSTEMS 2014, 2014, 9022
  • [9] Design of a low power high speed auto-zeroed column-level ADC for data readout of CMOS APS based vertex detector
    Li, Yan
    Jiang, Lai
    Ji, Zhen
    Li, Zhen
    2009 16TH IEEE-NPSS REAL TIME CONFERENCE, 2009, : 295 - 298
  • [10] A 94GHz Scalable 2x2 Phased-Array Receiver in SiGe BiCMOS for High Data-Rate Communication
    Li, Huanbo
    Chen, Jixin
    Hau, Debin
    Li, Zekun
    Zhou, Rui
    Hong, Wei
    2021 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2021,