Genetic Algorithm Based 3D IC Partitioning Approach for TSV Minimization and Efficient Layer Assignment

被引:0
|
作者
Roy, Sharadindu [1 ]
Banerjee, Siddhartha [2 ]
机构
[1] Sonarpur Mahavidyalaya, Dept Comp Sci, Sonarpur, W Bengal, India
[2] Ramakrishna Mission Residential Coll Autonomous, Dept Comp Sci, Narendrapur 700103, W Bengal, India
关键词
Field programmable gate array (FPGA); Genetic algorithm; 3D IC; Optimization; Partitioning; Through silicon vias (TSVs); Very large scale integration (VLSI); THROUGH-SILICON; DESIGNS;
D O I
10.1080/03772063.2023.2298500
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The rise of three-dimensional (3D) IC layouts necessitates the development of unique partitioning methods that will be suitable for the 3D component designs. Net lists partitioning is a key aspect of the physical design of a 3D IC. Reducing wire lengths between gates is possible with 3D-ICs since they have a small footprint as well as vertical connectivity among dies. As a result, they consume less power and have shorter connection delays. This paper presents an efficient genetic algorithm (GA) based layer partitioning technique for 3D ICs that focuses on proper layer assignment to reduce area deviation and minimization of Through Silicon Vias (TSVs) to reduce IC footprint. The method starts with random initial solutions and refines the solutions with efficient crossover and mutation operator till the optimized solution is achieved. Our methodology produces high-quality solutions on well-known benchmarks. The experimental findings are compared with state-of-the-art methodologies and the suggested strategy is found to be very effective in the case of decreasing the TSV count and space need of the 3-dimensional IC design. In addition, the performance of our strategy is also compared with two recent publications that use GA and Particle Swarm Optimization (PSO) and it is found that the proposed method achieves 20.18% and 38.66% average reduction in terms of TSV count respectively. Thus, the suggested technique is beneficial for multilayered 3D IC partitioning, as it can reduce TSV count while also satisfying balancing criteria and latency.
引用
收藏
页数:11
相关论文
共 50 条
  • [21] An inter-scale simulation method for TSV 3D IC based on linear superposition algorithm and TSV model sharing strategy
    Wu, Xiaodong
    Ma, Shenglin
    Wang, Zhizhen
    Wang, Wei
    Jin, Yufeng
    MICROELECTRONICS RELIABILITY, 2023, 144
  • [22] TSV Interposer Fabrication for 3D IC Packaging
    Rao, Vempati Srinivasa
    Wee, Ho Soon
    Vincent, Lee Wen Sheng
    Yu, Li Hong
    Ebin, Liao
    Nagarajan, Ranganathan
    Chong, Chai Tai
    Zhang, Xiaowu
    Damaruganath, Pinjala
    2009 11TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE (EPTC 2009), 2009, : 431 - 437
  • [23] TSV modelling in 3D IC thermoelectric simulation
    Ye, Tongyang
    Hou, Ligang
    Zhang, Shier
    Wang, Jinhui
    Peng, Xiaohong
    2017 IEEE 12TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2017, : 678 - 681
  • [24] Novel Adaptive Power Gating Strategy of TSV-Based Multi-Layer 3D IC
    Kim, Seungwon
    Kang, Seokhyung
    Han, Ki Jin
    Kim, Youngmin
    PROCEEDINGS OF THE SIXTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2015), 2015, : 537 - 541
  • [25] High-level TSV Resource Sharing and Optimization for TSV based 3D IC Designs
    Lee, Byunghyun
    Kim, Taewhan
    2013 IEEE 26TH INTERNATIONAL SOC CONFERENCE (SOCC), 2013, : 153 - 158
  • [26] A Graph-Based 3D IC Partitioning Technique
    Banerjee, Sabyasachee
    Majumder, Subhashis
    Bhattacharya, Bhargab B.
    2014 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2014, : 614 - 619
  • [27] Clock Tree Synthesis for TSV-Based 3D IC Designs
    Kim, Tak-Yung
    Kim, Taewhan
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2011, 16 (04)
  • [28] Channel Design for Wide System Bandwidth in a TSV based 3D IC
    Kim, Heegon
    Cho, Jonghyun
    Kim, Joohee
    Kim, Myunghoi
    Lee, Junho
    Lee, Hyungdong
    Park, Kunwoo
    Kim, Joungho
    Pak, Jun So
    2011 15TH IEEE WORKSHOP ON SIGNAL PROPAGATION ON INTERCONNECTS (SPI), 2011, : 57 - 60
  • [29] Monolithic 3D IC vs. TSV-based 3D IC in 14nm FinFET Technology
    Samal, Sandeep Kumar
    Nayak, Deepak
    Ichihashi, Motoi
    Banna, Srinivasa
    Lim, Sung Kyu
    2016 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S), 2016,
  • [30] An efficient approach to multilayer layer assignment with an application to via minimization
    Chang, CC
    Cong, J
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1999, 18 (05) : 608 - 620