TSV Interposer Fabrication for 3D IC Packaging

被引:37
|
作者
Rao, Vempati Srinivasa [1 ]
Wee, Ho Soon [1 ]
Vincent, Lee Wen Sheng [1 ]
Yu, Li Hong [1 ]
Ebin, Liao [1 ]
Nagarajan, Ranganathan [1 ]
Chong, Chai Tai [1 ]
Zhang, Xiaowu [1 ]
Damaruganath, Pinjala [1 ]
机构
[1] ASTAR, Inst Microelect, Singapore 117685, Singapore
关键词
SILICON INTERPOSER; MODULE;
D O I
10.1109/EPTC.2009.5416509
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, Through silicon via (TSV) based interposer fabrication processes for 3D stack packaging has been presented. An interposer test chip of 25 x 25 mm size, has been designed with full array TSVs of 50 urn size vias at 300 urn pitch. TSVs of aspect ratio 4 are formed on 8 inch wafer using DRIE process and these vias are isolated by thermal oxide, followed by barrier/seed layer of Ti/Cu deposition. TSVs are filled with solid copper (Cu) using optimized pulse reverse damascene electroplating and Cu chemical mechanical polishing (CMP) process also developed to remove the over burden copper with minimum dishing. Multi layer front side metallization process has been demonstrated using electroplated Cu as re-distribution layers (RDL) and spin-on-dielectrics as RDL passivation. Solid Cu filled TSVs are exposed at the backside of the TSVs using backgrinding and Cu CMP. Thin wafer handling process was developed for backside metallization on 200 urn thick interposer wafers using support wafer with temporary adhesive bonding. Low temperature dielectric process has been optimized for backside via passivation to isolate the vias from surrounding silicon and backside RDL process as temporary adhesive can not withstand for high temperature processes. The support wafer is de-bonded by sliding at high temperature, followed by cleaning of temporary adhesive material on the front side of interposer wafer using cleaning chemical. TSV interposer of 200um thickness has been fabricated successfully and the vias are in very good connectivity from the top to the bottom. Complete interposer fabrication process issues and solutions have been discussed.
引用
下载
收藏
页码:431 / 437
页数:7
相关论文
共 50 条
  • [1] Effects of TSV (Through Silicon Via) Interposer/Chip on the Thermal Performances of 3D IC Packaging
    Lau, John H.
    Yue, Tang Gong
    Hoe, Germaine Yen Yi
    Wu, Zhang Xiao
    Chong, Chai Tai
    Damaruganath, Pinjala
    Vaidyanathan, Kripesh
    IPACK 2009: PROCEEDINGS OF THE ASME INTERPACK CONFERENCE 2009, VOL 1, 2010, : 67 - 74
  • [2] 3D TSV and Interposer
    Fraunhofer, Juergen Wolf
    2012 IEEE INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE (IITC), 2012,
  • [3] Effects of TSV Interposer on the Reliability of 3D IC Integration SiP
    Lau, John H.
    Zhang, Xiaowu
    PROCEEDINGS OF THE ASME PACIFIC RIM TECHNICAL CONFERENCE AND EXHIBITION ON PACKAGING AND INTEGRATION OF ELECTRONIC AND PHOTONIC SYSTEMS, MEMS AND NEMS 2011, VOL 1, 2012, : 65 - +
  • [4] The thermal stress analysis in 3D IC integration with TSV interposer
    Pang, Junwen
    Wang, Jun
    2012 13TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY & HIGH DENSITY PACKAGING (ICEPT-HDP 2012), 2012, : 724 - 729
  • [5] Development of TSV Interposer with 300 mm Wafer for 3D Packaging
    Yoshimi, Seiichi
    Fujimoto, Koji
    Akazawa, Miyuki
    Matsumoto, Hidenobu
    Mawatari, Hiroshi
    Suzuki, Kousuke
    Itoh, Toshihiro
    Maeda, Ryutaro
    2013 SYMPOSIUM ON DESIGN, TEST, INTEGRATION AND PACKAGING OF MEMS/MOEMS (DTIP), 2013,
  • [6] Fabrication of 3D Packaging TSV using DRIE
    Puech, M.
    Thevenoud, J. M.
    Gruffat, J. M.
    Launay, N.
    Arnal, N.
    Godinat, P.
    DTIP 2008: SYMPOSIUM ON DESIGN, TEST, INTEGRATION AND PACKAGING OF MEMS/MOEMS, 2008, : 109 - 114
  • [7] Fabrication of 3D packaging TSV using DRIE
    Puech, M.
    Thevenoud, J. M.
    Gruffat, J. M.
    Launay, N.
    Arnal, N.
    Godinat, P.
    2008 IEEE/SEMI ADVANCED SEMICONDUCTOR MANUFACTURING CONFERENCE, 2008, : 340 - 344
  • [8] Thermal Analysis and Heat Dissipation Optimization of 3D Packaging with TSV Interposer
    Ma, He
    Yu, Daquan
    Wang, Jun
    2012 13TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY & HIGH DENSITY PACKAGING (ICEPT-HDP 2012), 2012, : 699 - 704
  • [9] Signal Integrity Design of TSV and Interposer in 3D-IC
    Cho, Jonghyun
    Kim, Joungho
    2013 IEEE 4TH LATIN AMERICAN SYMPOSIUM ON CIRCUITS AND SYSTEMS (LASCAS), 2013,
  • [10] Development of an Optimized Power Delivery System for 3D IC Integration with TSV Silicon Interposer
    Li, Zhe
    Shi, Hong
    Xie, John
    Rahman, Arif
    2012 IEEE 62ND ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2012, : 678 - 682