Genetic Algorithm Based 3D IC Partitioning Approach for TSV Minimization and Efficient Layer Assignment

被引:0
|
作者
Roy, Sharadindu [1 ]
Banerjee, Siddhartha [2 ]
机构
[1] Sonarpur Mahavidyalaya, Dept Comp Sci, Sonarpur, W Bengal, India
[2] Ramakrishna Mission Residential Coll Autonomous, Dept Comp Sci, Narendrapur 700103, W Bengal, India
关键词
Field programmable gate array (FPGA); Genetic algorithm; 3D IC; Optimization; Partitioning; Through silicon vias (TSVs); Very large scale integration (VLSI); THROUGH-SILICON; DESIGNS;
D O I
10.1080/03772063.2023.2298500
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The rise of three-dimensional (3D) IC layouts necessitates the development of unique partitioning methods that will be suitable for the 3D component designs. Net lists partitioning is a key aspect of the physical design of a 3D IC. Reducing wire lengths between gates is possible with 3D-ICs since they have a small footprint as well as vertical connectivity among dies. As a result, they consume less power and have shorter connection delays. This paper presents an efficient genetic algorithm (GA) based layer partitioning technique for 3D ICs that focuses on proper layer assignment to reduce area deviation and minimization of Through Silicon Vias (TSVs) to reduce IC footprint. The method starts with random initial solutions and refines the solutions with efficient crossover and mutation operator till the optimized solution is achieved. Our methodology produces high-quality solutions on well-known benchmarks. The experimental findings are compared with state-of-the-art methodologies and the suggested strategy is found to be very effective in the case of decreasing the TSV count and space need of the 3-dimensional IC design. In addition, the performance of our strategy is also compared with two recent publications that use GA and Particle Swarm Optimization (PSO) and it is found that the proposed method achieves 20.18% and 38.66% average reduction in terms of TSV count respectively. Thus, the suggested technique is beneficial for multilayered 3D IC partitioning, as it can reduce TSV count while also satisfying balancing criteria and latency.
引用
收藏
页数:11
相关论文
共 50 条
  • [41] An extensive survey on reduction of noise coupling in TSV based 3D IC integration
    Pragathi, Dadaipally
    Prasad, Dumpa
    Padma, Tatiparti
    Reddy, P. Rahul
    Kumari, Ch. Usha
    Poola, Praveen Kumar
    Panigrahy, Asisa Kumar
    MATERIALS TODAY-PROCEEDINGS, 2021, 45 : 1471 - 1480
  • [42] TSV Count Minimization And Thermal Analysis for 3D Tree-based FPGA
    Pangracious, Vinod
    Mehrez, Habib
    Marakchi, Zied
    2013 INTERNATIONAL CONFERENCE ON IC DESIGN AND TECHNOLOGY (ICICDT), 2013, : 223 - 226
  • [43] Simultaneous Layer-aware and Region-aware Partitioning for 3D IC
    Lai, Yung-Hao
    Chang, Yang Lang
    Fang, Jyh-Perng
    Lee, Jie
    2016 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS), 2016, : 502 - 505
  • [44] Testing of 3D IC with minimum power using Genetic Algorithm
    Kaibartta, Tanusree
    Das, Debesh K.
    2015 10TH INTERNATIONAL DESIGN & TEST SYMPOSIUM (IDT), 2015, : 112 - 117
  • [45] NOVEL CROSSTALK MINIMIZATION CODE FOR 3D IC
    Zhang, Yifan
    Li, BinBin
    Zhang, Balun
    Xue, Dongmei
    2015 CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE, 2015,
  • [46] TSV Manufacturing Yield and Hidden Costs for 3D IC Integration
    Lau, John H.
    2010 PROCEEDINGS 60TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2010, : 1031 - 1042
  • [47] TSV Geometrical Variations and Optimization Metric with Repeaters for 3D IC
    Hung Viet Nguyen
    Ryu, Myunghwan
    Kim, Youngmin
    IEICE TRANSACTIONS ON ELECTRONICS, 2012, E95C (12): : 1864 - 1871
  • [48] Performance Characterization of TSV in 3D IC via Sensitivity Analysis
    You, Jhih-Wei
    Huang, Shi-Yu
    Kwai, Ding-Ming
    Chou, Yung-Fa
    Wu, Cheng-Wen
    2010 19TH IEEE ASIAN TEST SYMPOSIUM (ATS 2010), 2010, : 389 - 394
  • [49] Effects of TSV Interposer on the Reliability of 3D IC Integration SiP
    Lau, John H.
    Zhang, Xiaowu
    PROCEEDINGS OF THE ASME PACIFIC RIM TECHNICAL CONFERENCE AND EXHIBITION ON PACKAGING AND INTEGRATION OF ELECTRONIC AND PHOTONIC SYSTEMS, MEMS AND NEMS 2011, VOL 1, 2012, : 65 - +
  • [50] TSV-aware Scan Chain Reordering for 3D IC
    Datta, Ayan
    Nagarajan, Charudhattan
    Kolay, Susmita Sur
    2011 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2011, : 188 - 193