Reversible Circuit Synthesis Method Using Sub-graphs of Shared Functional Decision Diagrams

被引:0
|
作者
BU, D. E. N. G. L., I [1 ,2 ]
DENG, J. U. N. Y., I [1 ]
TANG, P. E. N. G. J. I. E. [2 ]
YANG, S. H. U. H. O. N. G. [1 ]
机构
[1] Guangxi Univ Sci & Technol, Sch Elect Elect & Comp, Liuzhou 545006, Peoples R China
[2] Jinggangshan Univ, Sch Elect & Informat Engn, Jian 343009, Jiangxi, Peoples R China
来源
COMPUTER JOURNAL | 2023年 / 66卷 / 10期
基金
中国国家自然科学基金;
关键词
reversible circuit; shared functional decision diagrams; the longest dominant-active path; sub-graphs; template root matching; QUANTUM CIRCUITS; LOGIC; REPRESENTATION; DESIGN;
D O I
10.1093/comjnl/bxac107
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Reversible circuit synthesis methods based on decision diagrams achieve low quantum costs but do not account for quantum bit (qubit) limits for the application of reversible logic in quantum computing. Here, a synthesis method using sub-graphs of shared functional decision diagrams (SFDDs) is proposed for reducing the number of lines when synthesizing reversible circuits. An SFDD is partitioned into sub-graphs by exploiting the longest dominant-active paths, and the sub-graphs are mapped to reversible gate cascades. To further reduce the number of lines, template root matching is presented for reusing circuit lines. Experimental results indicate that the proposed method achieves the known minimum number of lines in many cases and has good scalability. Although the proposed method increases the quantum cost over a prior method based on functional decision diagrams, it significantly reduces the number of lines in most cases. Compared with the one-pass method using quantum multiple-valued decision diagrams, the proposed method reduces the quantum cost without increasing the number of lines in many cases. When compared with the lookup table-based method using a direct mapping flow, the method reduces the number of lines in a few cases. Thus, the method aids in the physical realization of a quantum circuit.
引用
收藏
页码:2574 / 2592
页数:19
相关论文
共 50 条
  • [31] FUNCTIONAL TEST GENERATION USING BINARY DECISION DIAGRAMS.
    Abadir, M.S.
    Reghbati, H.K.
    Computers & mathematics with applications, 1987, 13 (5-6): : 413 - 430
  • [32] FUNCTIONAL TEST-GENERATION USING BINARY DECISION DIAGRAMS
    ABADIR, MS
    REGHBATI, HK
    COMPUTERS & MATHEMATICS WITH APPLICATIONS, 1987, 13 (5-6) : 413 - 430
  • [33] Exhaustive set of non-isomorphic sub-graphs and its application to chemical structure elucidation using a IR spectroscopy database
    Piottukh-Peletsky, VN
    Korobeinicheva, IK
    Bogdanova, TF
    Molodtsov, SG
    Derendyaev, BG
    ANALYTICA CHIMICA ACTA, 2000, 409 (1-2) : 181 - 195
  • [34] Symmetric Function Realization using Reversible Circuit Synthesis
    Sarkar, Pradyut
    Mondal, Bikromadittya
    Pramanik, Amit Kr
    Chakraborty, Susanta
    Duttagupta, Rana
    TENCON 2014 - 2014 IEEE REGION 10 CONFERENCE, 2014,
  • [35] Reversible Circuit Synthesis Method Based on Boolean Expression Diagram
    Bu D.-L.
    Guo M.
    Tien Tzu Hsueh Pao/Acta Electronica Sinica, 2020, 48 (03): : 494 - 502
  • [36] Evolution of binary decision diagrams for digital circuit design using genetic programming
    Sakanashi, H
    Higuchi, T
    Iba, H
    Kakazu, Y
    EVOLVABLE SYSTEMS: FROM BIOLOGY TO HARDWARE, 1997, 1259 : 470 - 481
  • [37] A Comparative Analysis of Binary Decision Diagram Reordering Algorithms for Reversible Circuit Synthesis
    Awad, Ahmed
    Abdalhaq, Baker
    Hawash, Amjad
    Johnson, Douglas
    2018 IEEE SYMPOSIUM SERIES ON COMPUTATIONAL INTELLIGENCE (IEEE SSCI), 2018, : 104 - 111
  • [38] Analysis and synthesis of quantum circuits by using quantum decision diagrams
    Abdollahi, Afshin
    Pedram, Massoud
    2006 DESIGN AUTOMATION AND TEST IN EUROPE, VOLS 1-3, PROCEEDINGS, 2006, : 315 - +
  • [39] Synthesis of High-Level Decision Diagrams for Functional Test Pattern Generation
    Ubar, Raimund
    Raik, Jaan
    Karputkin, Anton
    Tombak, Mati
    MIXDES 2009: PROCEEDINGS OF THE 16TH INTERNATIONAL CONFERENCE MIXED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2009, : 519 - +
  • [40] Synthesis of full-adder circuit using reversible logic
    Babu, HH
    Islam, R
    Chowdhury, SMA
    Chowdhury, AR
    17TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS: DESIGN METHODOLOGIES FOR THE GIGASCALE ERA, 2004, : 757 - 760