Synthesis of full-adder circuit using reversible logic

被引:42
|
作者
Babu, HH [1 ]
Islam, R [1 ]
Chowdhury, SMA [1 ]
Chowdhury, AR [1 ]
机构
[1] Univ Dhaka, Dept Comp Sci, Dhaka 1000, Bangladesh
关键词
D O I
10.1109/ICVD.2004.1261020
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A reversible gate has the equal number of inputs and outputs and one-to-one mappings between input vectors and output vectors; so that, the input vector states can be always uniquely reconstructed from the output vector states. This correspondence introduces a reversible full-adder circuit that requires only three reversible gates and produces least number of "garbage outputs", that is two. After that, a theorem has been proposed that proves the optimality of the propounded circuit in terms Of number of garbage outputs. An efficient algorithm is also introduced in this paper that leads to construct a reversible circuit.
引用
收藏
页码:757 / 760
页数:4
相关论文
共 50 条
  • [1] Reversible logic synthesis for minimization of full-adder circuit
    Babu, HMH
    Islam, MR
    Chowdhury, AR
    Chowdhury, SMA
    [J]. EUROMICRO SYMPOSIUM ON DIGITAL SYSTEM DESIGN, PROCEEDINGS, 2003, : 50 - 54
  • [2] QUATERNARY THRESHOLD LOGIC FULL-ADDER CIRCUIT WITH COMPLEMENTARY INPUTS
    WHEATON, LB
    CURRENT, KW
    [J]. INTERNATIONAL JOURNAL OF ELECTRONICS, 1984, 56 (04) : 539 - 545
  • [3] A Semiparallel Full-Adder in IMPLY Logic
    Rohani, Shokat Ganjeheizadeh
    Taherinejad, Nima
    Radakovits, David
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2020, 28 (01) : 297 - 301
  • [4] A Semiparallel Full-Adder in IMPLY Logic
    Rohani, Shokat Ganjeheizadeh
    TaheriNejad, Nima
    Radakovits, David
    [J]. 2020 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2020,
  • [5] Molecular Full-adder and Full-subtractor Logic Circuit Based on Fluorescein Derivatives
    Tian Tao
    Liu Chang
    He Song
    Zeng Xianshun
    [J]. CHEMICAL JOURNAL OF CHINESE UNIVERSITIES-CHINESE, 2015, 36 (02): : 260 - 266
  • [6] Strong Indication Full-Adder Circuit for NULL Convention Logic Automation Flows
    Fawzy, Basma G.
    Abutaleb, Mostfa M.
    Eladawy, Mohamed I.
    Ghoneima, M.
    [J]. 2018 18TH INTERNATIONAL SYMPOSIUM ON COMMUNICATIONS AND INFORMATION TECHNOLOGIES (ISCIT), 2018, : 416 - 421
  • [7] A General Method of Constructing the Reversible Full-adder
    Ni, Lihui
    Guan, Zhijin
    Zhu, Wenying
    [J]. 2010 THIRD INTERNATIONAL SYMPOSIUM ON INTELLIGENT INFORMATION TECHNOLOGY AND SECURITY INFORMATICS (IITSI 2010), 2010, : 109 - 113
  • [8] Full-adder Circuit Design Based on All-spin Logic Device
    An, Qi
    Su, Li
    Klein, Jacques-Olivier
    Le Beux, Sebastien
    O'Connor, Ian
    Zhao, Weisheng
    [J]. PROCEEDINGS OF THE 2015 IEEE/ACM INTERNATIONAL SYMPOSIUM ON NANOSCALE ARCHITECTURES (NANOARCH 15), 2015, : 163 - 168
  • [9] HIGH-SPEED FULL-ADDER CIRCUIT
    FURLAN, J
    [J]. ELECTRONIC ENGINEERING, 1979, 51 (627): : 21 - 21
  • [10] A new full-adder design using XNOR-XOR Circuit
    Kumar, Rajeev
    Gotam, Sandeep
    Singh, Vikram
    [J]. 2017 INTERNATIONAL CONFERENCE ON EMERGING TRENDS IN COMPUTING AND COMMUNICATION TECHNOLOGIES (ICETCCT), 2017, : 144 - 148