Investigation of CMOS reliability in 28 nm through BTI and HCI extraction

被引:2
|
作者
Coutet, Julien [1 ,2 ]
Marc, Francois [2 ]
Clement, Jean-Claude [3 ]
机构
[1] Thales SIX GTS France SAS, Labege, France
[2] Univ Bordeaux, CNRS, UMR 5218, Bordeaux INP,IMS, F-33400 Talence, France
[3] Thales Res & Technol, Palaiseau, France
关键词
Ageing; CMOS; DSM; FPGA; HCI; Modeling; NBTI; PBTI; Reliability; Statistic; VLSI; NBTI;
D O I
10.1016/j.microrel.2023.115007
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The reduction in transistor size in commercial electronic circuits has been enabled by the use of new materials in the gate oxide. Assessing the reliability of 28 nm CMOS makes sense and is necessary for industrial purpose, especially for long-term use in extreme environments. Without the support of the manufacturer and to meet our typical requirements, we perform an ageing test for up to 16 months (12,000h), as opposed to the typical test performed for less than 1000 h, on 45 FPGA. Ageing drifts are monitored using 192 ring oscillators integrated in each FPGA and the measurement circuits are located inside the tested devices. To imply the negative effect of BTI and HCI, several combined stress conditions were applied: from negative to hot temperature, core voltages, stress frequencies and duty cycles. The raw data is correlated to external conditions during the measurement to compensate for them. The final goal is to obtain consistent data with limited bias. Therefore, we correctly extract the BTI and HCI drifts. The drifts of the BTI mechanism are modeled as a function of the duty cycle stress conditions. The dispersion of the data is then analyzed and a precise statistical approach leads us to a realistic estimate of its reliability. Degradations at low temperature are correlated with the number of switching, which suggests that the HCI is involved. Finally, we show than these degradations remain very low and thus quite compatible with an industrial application.
引用
收藏
页数:9
相关论文
共 50 条
  • [21] A Fully Standard-Cell Based On-Chip BTI and HCI Monitor with 6.2x BTI sensitivity and 3.6x HCI sensitivity at 7 nm Fin-PET Process
    Igarashi, Mitsuhiko
    Uchida, Yuuki
    Takazawa, Yoshio
    Tsukamoto, Yasumasa
    Shibutani, Koji
    Nii, Koji
    2018 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC): PROCEEDINGS OF TECHNICAL PAPERS, 2018, : 195 - 196
  • [22] A Versatile CMOS Transistor Array IC for the Statistical Characterization of Time-Zero Variability, RTN, BTI, and HCI
    Diaz-Fortuny, Javier
    Martin-Martinez, Javier
    Rodriguez, Rosana
    Castro-Lopez, Rafael
    Roca, Elisenda
    Aragones, Xavier
    Barajas, Enrique
    Mateo, Diego
    Fernandez, Francisco V.
    Nafria, Montserrat
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2019, 54 (02) : 476 - 488
  • [23] A STUDY OF 28NM LDMOS HCI IMPROVEMENT BY LAYOUT OPTIMIZATION
    Li, Ruoyuan
    Yang, Yongsheng
    Chen, Fang
    Tang, Ling
    Lv, Zhengyong
    Lee, Byunghak
    Sun, Ling
    Xu, Weizhong
    Yu, TzuChiang
    2017 CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE (CSTIC 2017), 2017,
  • [24] HCI Temperature sense effect from 180nm to 28nm nodes
    Federspiel, X.
    Camara, A.
    Michard, A.
    Diouf, C.
    Cacho, F.
    2021 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2021,
  • [25] The Experimental Demonstration of the BTI-Induced Breakdown Path in 28nm High-k Metal Gate Technology CMOS Devices
    Hsieh, E. R.
    Lu, P. Y.
    Chung, Steve S.
    Chang, K. Y.
    Liu, C. H.
    Ke, J. C.
    Yang, C. W.
    Tsai, C. T.
    2014 SYMPOSIUM ON VLSI TECHNOLOGY (VLSI-TECHNOLOGY): DIGEST OF TECHNICAL PAPERS, 2014,
  • [26] Middle of the line dielectrics reliability and percolation modelling through 65nm to 28nm nodes
    Federspiel, X.
    Jasse, J.
    Ney, D.
    Roy, D.
    Rafik, M.
    2019 IEEE INTERNATIONAL INTEGRATED RELIABILITY WORKSHOP (IIRW), 2019, : 60 - 63
  • [27] The impact of BTI aging on the reliability of level shifters in nano-scale CMOS technology
    Halak, Basel
    Tenentes, Vasileios
    Rossi, Daniele
    MICROELECTRONICS RELIABILITY, 2016, 67 : 74 - 81
  • [28] Analysis of BTI Induced Input Buffer Aging Based on 32nm CMOS Process
    Shi, Jinmei
    Cai, Jiajing
    Wu, Henan
    2021 13TH INTERNATIONAL CONFERENCE ON COMMUNICATION SOFTWARE AND NETWORKS (ICCSN 2021), 2021, : 99 - 103
  • [29] BTI Lifetime Reliability of Planar MOSFET Versus FinFET for 16 nm Technology Node
    Mahmoud, Mohamed Mounir
    Soin, Norhayati
    PROCEEDINGS OF THE 2016 IEEE 23RD INTERNATIONAL SYMPOSIUM ON THE PHYSICAL AND FAILURE ANALYSIS OF INTEGRATED CIRCUITS (IPFA), 2016, : 262 - 266
  • [30] A comparative study of lifetime reliability of planar MOSFET and FinFET due to BTI for the 16 nm CMOS technology node based on reaction-diffusion model
    Mahmoud, Mohamed Mounir
    Soin, Norhayati
    MICROELECTRONICS RELIABILITY, 2019, 97 : 53 - 65