The impact of BTI aging on the reliability of level shifters in nano-scale CMOS technology

被引:3
|
作者
Halak, Basel [1 ]
Tenentes, Vasileios [1 ]
Rossi, Daniele [2 ]
机构
[1] Univ Southampton, ECS, Southampton, Hants, England
[2] Univ Westminster, Dept Engn, London, England
基金
英国工程与自然科学研究理事会;
关键词
Level shifters; BTI; Aging; Multi-voltage; Multi-power domains; Propagation delay; Power consumption; PERFORMANCE DEGRADATION; NBTI;
D O I
10.1016/j.microrel.2016.10.018
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
On-chip level shifters are the interface between parts of an Integrated Circuit (IC) that operate in different voltage levels. For this reason, they are indispensable blocks in Multi-Vdd System-on-Chips (SoCs). In this paper, we present a comprehensive analysis of the effects of Bias Temperature Instability (BTI) aging on the delay and the power consumption of level shifters. We evaluate the standard High-to-Low/Low-to-High level shifters, as well as several recently proposed level-shifter designs, implemented using a 32 nm CMOS technology. Through SPICE simulations, we demonstrate that the delay degradation due to BTI aging varies for each level shifter design: it is 83.3% on average and it exceeds 200% after 5 years of operation for the standard Low-to-High, and the NDLSs level shifters, which is 10 x higher than the BTI-induced delay degradation of standard CMOS logic cells. Similarly, we show that the examined designs can suffer from an average 38.2% additional power consumption after 5 years of operation that, however, reaches 180% for the standard level-shifter and exceeds 163% for the NDLSs design. The high susceptibility of these designs to BTI is attributed to their differential signaling structure, combined with the vety low supply voltage. Moreover, we show that recently proposed level-up shifter design employing a voltage step-down technique are much more robust to BTI aging degradation. To the best of our knowledge, this is the first work addressing the effects of BIT on the the delay and power consumption of level shifters. (C) 2016 Elsevier Ltd. All rights reserved.
引用
收藏
页码:74 / 81
页数:8
相关论文
共 50 条
  • [1] BTI Impact on Logical Gates in Nano-scale CMOS Technology
    Khan, Seyab
    Hamdioui, Said
    Kukner, Halil
    Raghavan, Praveen
    Catthoor, Francky
    2012 IEEE 15TH INTERNATIONAL SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS & SYSTEMS (DDECS), 2012, : 348 - 353
  • [2] Comparative BTI Reliability Analysis of SRAM Cell Designs in Nano-Scale CMOS Technology
    Krishnappa, Shreyas Kumar
    Mahmoodi, Hamid
    2011 12TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED), 2011, : 384 - 389
  • [3] Impact of Transistor Aging Effects on Sense Amplifier Reliability in Nano-Scale CMOS
    Menchaca, Roberto
    Mahmoodi, Hamid
    2012 13TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED), 2012, : 342 - 346
  • [4] BTI-Aware Timing Reliability Improvement of Pulsed Flip-Flops in Nano-Scale CMOS Technology
    Jafari, Atousa
    Raji, Mohsen
    Ghavami, Behnam
    IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2021, 21 (03) : 379 - 388
  • [5] Analysis of BTI Aging of Level Shifters
    Cai, Jiajing
    Halak, Basel
    Rossi, Daniele
    2016 IEEE 22ND INTERNATIONAL SYMPOSIUM ON ON-LINE TESTING AND ROBUST SYSTEM DESIGN (IOLTS), 2016, : 17 - 18
  • [6] Analysis of Reliability of Flip-Flops under Transistor Aging Effects in Nano-scale CMOS Technology
    Rao, Vikram G.
    Mahmoodi, Hamid
    2011 IEEE 29TH INTERNATIONAL CONFERENCE ON COMPUTER DESIGN (ICCD), 2011, : 439 - 440
  • [7] Gate oxide reliability for nano-scale CMOS
    Stathis, JH
    IPFA 2005: PROCEEDINGS OF THE 12TH INTERNATIONAL SYMPOSIUM ON THE PHYSICAL & FAILURE ANALYSIS OF INTEGRATED CIRCUITS, 2005, : 127 - 130
  • [8] Reliability issues for nano-scale CMOS dielectrics
    Ribes, G.
    Rafik, M.
    Roy, D.
    MICROELECTRONIC ENGINEERING, 2007, 84 (9-10) : 1910 - 1916
  • [9] Gate oxide reliability for nano-scale CMOS
    Stathis, J. H.
    2006 25TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS, VOLS 1 AND 2, PROCEEDINGS, 2006, : 83 - 88
  • [10] Impact of Technology Scaling on Performance of Domino Logic in Nano-Scale CMOS
    Guar, Abhishek
    Mahmoodi, Hamid
    2012 IEEE/IFIP 20TH INTERNATIONAL CONFERENCE ON VLSI AND SYSTEM-ON-CHIP (VLSI-SOC), 2012, : 295 - 298