Investigation of CMOS reliability in 28 nm through BTI and HCI extraction

被引:2
|
作者
Coutet, Julien [1 ,2 ]
Marc, Francois [2 ]
Clement, Jean-Claude [3 ]
机构
[1] Thales SIX GTS France SAS, Labege, France
[2] Univ Bordeaux, CNRS, UMR 5218, Bordeaux INP,IMS, F-33400 Talence, France
[3] Thales Res & Technol, Palaiseau, France
关键词
Ageing; CMOS; DSM; FPGA; HCI; Modeling; NBTI; PBTI; Reliability; Statistic; VLSI; NBTI;
D O I
10.1016/j.microrel.2023.115007
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The reduction in transistor size in commercial electronic circuits has been enabled by the use of new materials in the gate oxide. Assessing the reliability of 28 nm CMOS makes sense and is necessary for industrial purpose, especially for long-term use in extreme environments. Without the support of the manufacturer and to meet our typical requirements, we perform an ageing test for up to 16 months (12,000h), as opposed to the typical test performed for less than 1000 h, on 45 FPGA. Ageing drifts are monitored using 192 ring oscillators integrated in each FPGA and the measurement circuits are located inside the tested devices. To imply the negative effect of BTI and HCI, several combined stress conditions were applied: from negative to hot temperature, core voltages, stress frequencies and duty cycles. The raw data is correlated to external conditions during the measurement to compensate for them. The final goal is to obtain consistent data with limited bias. Therefore, we correctly extract the BTI and HCI drifts. The drifts of the BTI mechanism are modeled as a function of the duty cycle stress conditions. The dispersion of the data is then analyzed and a precise statistical approach leads us to a realistic estimate of its reliability. Degradations at low temperature are correlated with the number of switching, which suggests that the HCI is involved. Finally, we show than these degradations remain very low and thus quite compatible with an industrial application.
引用
收藏
页数:9
相关论文
共 50 条
  • [31] Product reliability in 90nm CMOS and beyond
    Turner, AA
    2005 IEEE INTERNATIONAL INTEGRATED RELIABILITY WORKSHOP, FINAL REPORT, 2005, : 163 - 167
  • [32] Reliability Study of the 90nm CMOS Inverter
    Hadi, Dayanasari Abdul
    Soin, Norhayati
    Hatta, S. F. Wan Muhamad
    ENABLING SCIENCE AND NANOTECHNOLOGY, 2011, 1341 : 181 - 184
  • [33] CMOS 65 nm Wideband LNA Reliability Estimation
    Ferreira, Pietro Maris
    Petit, Herve
    Naviner, Jean-Francois
    2009 JOINT IEEE NORTH-EAST WORKSHOP ON CIRCUITS AND SYSTEMS AND TAISA CONFERENCE, 2009, : 121 - 124
  • [34] Comparative BTI Reliability Analysis of SRAM Cell Designs in Nano-Scale CMOS Technology
    Krishnappa, Shreyas Kumar
    Mahmoodi, Hamid
    2011 12TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED), 2011, : 384 - 389
  • [35] Design of A CML Driver Circuit in 28 nm CMOS Process
    Lv, Xinwei
    Zhang, Chunming
    CONFERENCE PROCEEDINGS OF 2018 IEEE ASIA PACIFIC CONFERENCE ON POSTGRADUATE RESEARCH IN MICROELECTRONICS AND ELECTRONICS (PRIMEASIA 2018), 2018, : 9 - 12
  • [36] Characterization of an Associative Memory Chip in 28 nm CMOS Technology
    Annovi, Alberto
    Calderini, Giovanni
    Capra, Stefano
    Checcucci, Bruno
    Crescioli, Francesco
    De Canio, Francesco
    Fedi, Giacomo
    Frontini, Luca
    Garci, Maroua
    Gentsos, Christos
    Kubota, Takashi
    Liberali, Valentino
    Palla, Fabrizio
    Shojaii, Jafar
    Sotiropoulou, Calliope-Louisa
    Stabile, Alberto
    Traversi, Gianluca
    Viret, Sebastien
    2018 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2018,
  • [37] Single Event Transients in 28-nm CMOS Decoders
    Stenin, Vladimir Ya.
    Levin, Konstantin E.
    2016 INTERNATIONAL SIBERIAN CONFERENCE ON CONTROL AND COMMUNICATIONS (SIBCON), 2016,
  • [38] A 28 GHz Hybrid PLL in 32 nm SOI CMOS
    Ferriss, Mark
    Rylyakov, Alexander
    Tierno, Jose A.
    Ainspan, Herschel
    Friedman, Daniel J.
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2014, 49 (04) : 1027 - 1035
  • [39] Design of a VCO-based ADC in 28 nm CMOS
    Unnikrishnan, Vishnu
    Vesterbacka, Mark
    2016 2ND IEEE NORDIC CIRCUITS AND SYSTEMS CONFERENCE (NORCAS), 2016,
  • [40] Interface electronics using 28-nm node CMOS
    Parker, Matthew
    NATURE ELECTRONICS, 2024, 7 (03) : 187 - 187