Exploration and analysis of n-FinFET implementing stacked high-K at 08 nm gate length

被引:0
|
作者
Nanda, Swagat [1 ]
Kumari, Sapna [1 ]
Dhar, Rudra Sankar [1 ]
机构
[1] Natl Inst Technol Mizoram, Dept Elect & Commun Engn, Aizawl, India
关键词
TG SOI FinFETs; high-K; silvaco TCAD; I-on/I-off; subthreshold swing;
D O I
10.1007/s12046-023-02380-0
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
FinFETs ensured the continuation of semiconductor industry with reliable, high performance and low power devices fabricated at sub-100 nm technology nodes. These FinFETs are able to suppress the Short Channel Effects quite effectively while decreasing the leakage currents. Below 22 nm gate lengths, the SCEs resurfaced. To suppress these effects, the thickness of the gate oxide reduced. As the gate oxide thickness reached below 2 nm, the leakage currents started increasing again. Thus arose the need for replacing SiO2 with high permittivity dielectric materials like Zirconium Dioxide, Hafnium Oxide, Aluminum Oxide and Silicon Nitrate. Research also suggested the use of Multi Fin architectures to enhance the drain currents. The focus of this paper is to develop multiple fin 08 nm gate length SOI FinFETs having three fin architecture where the gate oxide of each fin consists of a stacked combination of 0.5 nm of high-k dielectrics atop another layer of 0.5 nm of SiO2 to reduce the leakage currents and other SCEs. The use of 3-Fin structures significantly enhances the drain current leading to higher switching speeds for faster CMOS fabrication and optimized device performance towards semiconductor industry.
引用
收藏
页数:5
相关论文
共 50 条
  • [31] Impact of Fin Line Edge Roughness and Metal Gate Granularity on Variability of 10-nm Node SOI n-FinFET
    Sudarsanan, Akhil
    Venkateswarlu, Sankatali
    Nayak, Kaushik
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2019, 66 (11) : 4646 - 4652
  • [32] The Effect of Gate Stack and High-K Spacer on Device Performance of a Junctionless GAA FinFET
    Kumar, Bhavya
    Kumar, Ajay
    Chaujar, Rishu
    PROCEEDINGS OF 2ND INTERNATIONAL CONFERENCE ON VLSI DEVICE, CIRCUIT AND SYSTEM (IEEE VLSI DCS 2020), 2020, : 159 - 163
  • [33] Impact of optimization on high-k material gate spacer in DG-FinFET device
    Roslan, Ameer F.
    Salehuddin, F.
    Zain, A. S. M.
    Kaharudin, K. E.
    PROCEEDINGS OF MECHANICAL ENGINEERING RESEARCH DAY 2019 (MERD'19), 2019, : 150 - 151
  • [34] Modeling short channel effect on high-k and stacked-gate MOSFETs
    Zhang, J
    Yuan, JS
    Ma, Y
    SOLID-STATE ELECTRONICS, 2000, 44 (11) : 2089 - 2091
  • [35] Erasing Characteristics of Stacked-Gate Flash Memories with High-k Dielectrics
    Chen, Yung-Yu
    Lin, Yi-Xiang
    CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE 2012 (CSTIC 2012), 2012, 44 (01): : 647 - 652
  • [36] Gate Length Scaling of High-k Vertical MOSFET toward 20nm CMOS Technology and beyond
    Sasaki, Takeshi
    Endoh, Tetsuo
    2013 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S), 2013,
  • [37] Effects of High-k Dielectrics with Metal Gate for Electrical Characteristics of SOI TRI-GATE FinFET Transistor
    Rahou, Fatima Zohra
    Bouazza, A. Guen
    Bouazza, B.
    JOURNAL OF NANO- AND ELECTRONIC PHYSICS, 2016, 8 (04)
  • [38] 105 nm Gate length pMOSFETs with high-K and metal gate fabricated in a Si process line on 200 mm GeOI wafers
    Le Royer, C.
    Clavelier, L.
    Tabone, C.
    Romanjek, K.
    Deguet, C.
    Sanchez, L.
    Hartmann, J. -M.
    Roure, M. -C.
    Grampeix, H.
    Soliveres, S.
    Le Carval, G.
    Truche, R.
    Pouydebasque, A.
    Vinet, M.
    Deleonibus, S.
    SOLID-STATE ELECTRONICS, 2008, 52 (09) : 1285 - 1290
  • [39] Impact of High-K Gate Dielectric Materials on Uniformly Doped Dual Gate FinFET for Analog and Digital Applications
    Aditya, M.
    Rao, K. Srinivasa
    SILICON, 2022, 14 (16) : 10623 - 10635
  • [40] Impact of High-K Gate Dielectric Materials on Uniformly Doped Dual Gate FinFET for Analog and Digital Applications
    M. Aditya
    K. Srinivasa Rao
    Silicon, 2022, 14 : 10623 - 10635