Exploration and analysis of n-FinFET implementing stacked high-K at 08 nm gate length

被引:0
|
作者
Nanda, Swagat [1 ]
Kumari, Sapna [1 ]
Dhar, Rudra Sankar [1 ]
机构
[1] Natl Inst Technol Mizoram, Dept Elect & Commun Engn, Aizawl, India
关键词
TG SOI FinFETs; high-K; silvaco TCAD; I-on/I-off; subthreshold swing;
D O I
10.1007/s12046-023-02380-0
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
FinFETs ensured the continuation of semiconductor industry with reliable, high performance and low power devices fabricated at sub-100 nm technology nodes. These FinFETs are able to suppress the Short Channel Effects quite effectively while decreasing the leakage currents. Below 22 nm gate lengths, the SCEs resurfaced. To suppress these effects, the thickness of the gate oxide reduced. As the gate oxide thickness reached below 2 nm, the leakage currents started increasing again. Thus arose the need for replacing SiO2 with high permittivity dielectric materials like Zirconium Dioxide, Hafnium Oxide, Aluminum Oxide and Silicon Nitrate. Research also suggested the use of Multi Fin architectures to enhance the drain currents. The focus of this paper is to develop multiple fin 08 nm gate length SOI FinFETs having three fin architecture where the gate oxide of each fin consists of a stacked combination of 0.5 nm of high-k dielectrics atop another layer of 0.5 nm of SiO2 to reduce the leakage currents and other SCEs. The use of 3-Fin structures significantly enhances the drain current leading to higher switching speeds for faster CMOS fabrication and optimized device performance towards semiconductor industry.
引用
收藏
页数:5
相关论文
共 50 条
  • [41] Investigation of BTI characteristics and its behavior on 10 nm SRAM with high-k/metal gate FinFET technology having multi-VT gate stack
    Jin, Minjung
    Kim, Kangjung
    Kim, Yoohwan
    Shim, Hyewon
    Kim, Jinju
    Kim, Gunrae
    Pae, Sangwoo
    MICROELECTRONICS RELIABILITY, 2018, 81 : 201 - 209
  • [42] TCAD simulation of sub-10 nm high-k SOI GaN FinFET by implementing fin optimization approach for high-performance applications
    Rajawat, Vandana Singh
    Kumar, Ajay
    Choudhary, Bharat
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2025, 122 (01)
  • [43] Intrinsic Dielectric Stack Reliability of a High Performance Bulk Planar 20nm Replacement Gate High-K Metal Gate Technology and Comparison to 28nm Gate First High-K Metal Gate Process
    McMahon, W.
    Tian, C.
    Uppal, S.
    Kothari, H.
    Jin, M.
    LaRosa, G.
    Nigam, T.
    Kerber, A.
    Linder, B. P.
    Cartier, E.
    Lai, W. L.
    Liu, Y.
    Ramachandran, R.
    Kwon, U.
    Parameshwaran, B.
    Krishnan, S.
    Narayanan, V.
    2013 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2013,
  • [44] Assessment of High-k Gate Stack on Sub-10 nm SOI-FinFET for High-Performance Analog and RF Applications Perspective
    Gupta, Neha
    Kumar, Ajay
    ECS JOURNAL OF SOLID STATE SCIENCE AND TECHNOLOGY, 2020, 9 (12)
  • [45] High-K Metal-Gate PMOS FinFET Threshold Voltage Tuning with Aluminum Implantation
    Rao, K. V.
    Ngai, T.
    Hobbs, C.
    Rodgers, M.
    Vivekanand, S.
    Chavva, V.
    Khaja, F.
    Henry, T.
    Shim, K. H.
    Kirsch, P.
    Jammy, R.
    ION IMPLANTATION TECHNOLOGY 2012, 2012, 1496 : 38 - 41
  • [46] High-K Metal-Gate Nanowire Junctionless FinFET with Nickel Silicide by Microwave Annealing
    Tsai, Wan-Ting
    Lin, Yu-Hsien
    SILICON COMPATIBLE MATERIALS, PROCESSES, AND TECHNOLOGIES FOR ADVANCED INTEGRATED CIRCUITS AND EMERGING APPLICATIONS 6, 2016, 72 (04): : 239 - 242
  • [47] Performance trade-offs by the use of high-K gate dielectrics in sub 100 nm channel length MOSFETs
    Sharma, S
    Rao, VR
    PROCEEDING OF THE TENTH INTERNATIONAL WORKSHOP ON THE PHYSICS OF SEMICONDUCTOR DEVICES, VOLS I AND II, 2000, 3975 : 896 - 899
  • [48] Theoretical analysis of high-k dielectric gate stacks
    Demkov, A. A.
    Sharia, O.
    Lee, J. K.
    MICROELECTRONIC ENGINEERING, 2007, 84 (9-10) : 2032 - 2034
  • [49] Challenges in implementing high-K dielectrics in the 45nm technology node
    Lee, BH
    Song, SC
    Choi, R
    Wen, HC
    Majhi, P
    Kirsch, P
    Young, C
    Bersuker, G
    2005 INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUIT DESIGN AND TECHNOLOGY, 2005, : 73 - 76
  • [50] Impact of underlap spacer region variation on electrostatic and analog performance of symmetrical high-k SOI FinFET at 20 nm channel length
    Neeraj Jain
    Balwinder Raj
    Journal of Semiconductors, 2017, (12) : 17 - 25