Exploration and analysis of n-FinFET implementing stacked high-K at 08 nm gate length

被引:0
|
作者
Nanda, Swagat [1 ]
Kumari, Sapna [1 ]
Dhar, Rudra Sankar [1 ]
机构
[1] Natl Inst Technol Mizoram, Dept Elect & Commun Engn, Aizawl, India
关键词
TG SOI FinFETs; high-K; silvaco TCAD; I-on/I-off; subthreshold swing;
D O I
10.1007/s12046-023-02380-0
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
FinFETs ensured the continuation of semiconductor industry with reliable, high performance and low power devices fabricated at sub-100 nm technology nodes. These FinFETs are able to suppress the Short Channel Effects quite effectively while decreasing the leakage currents. Below 22 nm gate lengths, the SCEs resurfaced. To suppress these effects, the thickness of the gate oxide reduced. As the gate oxide thickness reached below 2 nm, the leakage currents started increasing again. Thus arose the need for replacing SiO2 with high permittivity dielectric materials like Zirconium Dioxide, Hafnium Oxide, Aluminum Oxide and Silicon Nitrate. Research also suggested the use of Multi Fin architectures to enhance the drain currents. The focus of this paper is to develop multiple fin 08 nm gate length SOI FinFETs having three fin architecture where the gate oxide of each fin consists of a stacked combination of 0.5 nm of high-k dielectrics atop another layer of 0.5 nm of SiO2 to reduce the leakage currents and other SCEs. The use of 3-Fin structures significantly enhances the drain current leading to higher switching speeds for faster CMOS fabrication and optimized device performance towards semiconductor industry.
引用
收藏
页数:5
相关论文
共 50 条
  • [21] Analysis of Subthreshold Swing of Junctionless Cylindrical Surrounding Gate MOSFET Using Stacked High-k Gate Oxide
    Hak Kee Jung
    Transactions on Electrical and Electronic Materials, 2022, 23 : 193 - 199
  • [22] Subthreshold performance of gate engineered FinFET devices and circuit with high-k dielectrics
    Nirmal, D.
    Vijayakumar, P.
    Thomas, Divya Mary
    Jebalin, Binola K.
    Mohankumar, N.
    MICROELECTRONICS RELIABILITY, 2013, 53 (03) : 499 - 504
  • [23] Exploration of symmetric high-k spacer (SHS) hybrid FinFET for high performance application
    Pradhan, K. P.
    Priyanka
    Mallikarjunarao
    Sahu, P. K.
    SUPERLATTICES AND MICROSTRUCTURES, 2016, 90 : 191 - 197
  • [24] Optimization of Dual-K Gate Dielectric and Dual Gate Heterojunction SOI FinFET at 14 nm Gate Length
    Aujla, Samjot Kaur
    Kaur, Navneet
    IETE JOURNAL OF RESEARCH, 2022, 68 (01) : 658 - 666
  • [25] Length scaling of the Double Gate Tunnel FET with a high-K gate dielectric
    Boucart, Kathy
    Ionescu, Adrian Mihai
    SOLID-STATE ELECTRONICS, 2007, 51 (11-12) : 1500 - 1507
  • [26] Metal gate and high-k gate dielectrics for sub 50 nm high performance MOSFETs
    Park, Hokyung
    Hasan, Musarrat
    Jo, Minseok
    Hwang, Hyunsang
    ELECTRONIC MATERIALS LETTERS, 2007, 3 (02) : 75 - 85
  • [27] Study of SiGe selective epitaxial process integration with high-k and metal gate for 16/14 nm nodes FinFET technology
    Wang, Guilei
    Qin, Changliang
    Yin, Huaxiang
    Luo, Jun
    Duan, Ningyuan
    Yang, Ping
    Gao, Xingyu
    Yang, Tao
    Li, Junfeng
    Yan, Jiang
    Zhu, Huilong
    Wang, Wenwu
    Chen, Dapeng
    Ye, Tianchun
    Zhao, Chao
    Radamson, Henry H.
    MICROELECTRONIC ENGINEERING, 2016, 163 : 49 - 54
  • [28] Investigation of Single Event Transient Induced by Process Variability in 14 nm High-k/Metal Gate SOI FinFET Devices
    Baojun Liu
    Chuang Li
    Minghua Chen
    Silicon, 2023, 15 : 1317 - 1324
  • [29] Investigation of Single Event Transient Induced by Process Variability in 14 nm High-k/Metal Gate SOI FinFET Devices
    Liu, Baojun
    Li, Chuang
    Chen, Minghua
    SILICON, 2023, 15 (03) : 1317 - 1324
  • [30] Improving Low-Frequency Noise in 14-nm FinFET by Optimized High-k/Metal Gate Thermal Processing
    Zhu, Hao
    Ye, Bin
    Tang, Chengkang
    Li, Xianghui
    Sun, Qingqing
    Zhang, David Wei
    IEEE ELECTRON DEVICE LETTERS, 2021, 42 (08) : 1112 - 1115