Investigation of Single Event Transient Induced by Process Variability in 14 nm High-k/Metal Gate SOI FinFET Devices

被引:3
|
作者
Liu, Baojun [1 ]
Li, Chuang [1 ]
Chen, Minghua [1 ]
机构
[1] Air Force Engn Univ, Aviat Maintenance NCO Acad, Xinyang 464000, Henan, Peoples R China
基金
中国国家自然科学基金;
关键词
Single event transient (SET); Oxide thickness variation (OTV); FinFET; Work function variability (WFV); Collected charge; LINE-EDGE ROUGHNESS; NUMERICAL-SIMULATION; TECHNOLOGY; CHANNEL; PERFORMANCE; PARAMETERS; MODEL;
D O I
10.1007/s12633-022-02102-x
中图分类号
O64 [物理化学(理论化学)、化学物理学];
学科分类号
070304 ; 081704 ;
摘要
With the down scaling of device dimensions, FinFET structure faces the problem of the increasing process variability which results to the device performance mismatch. By technology computer-aided design (TCAD) numerical simulation, a high-k/metal gate silicon-on-insulator (SOI) FinFET at 14 nm technology node is presented, which is calibrated by the experiment data. The influences of the work function and the oxide thickness variation on single event transient (SET) characteristic are systematically studied and analyzed. The statistical analysis of the effects of three profile oxide thickness mismatch and variation on SET is also performed. The results show that as the equivalent oxide thickness varies from 0.41 nm to 0.61 nm, SET current peak increases from 377.92 mu A to 392.08 mu A and the collected charge increases from 1.265fC to 1.271fC due to the increased threshold voltage, respectively. Due to the combination electron concentration and recombination rate, when the work function varies from 4.36 eV to 4.6 eV, the transient current peak decreases from 387.23 mu A to 363.61 mu A and the collected charge reduces from 1.269fC to 1.258fC, respectively. Compared with the profile with shorter gate width, the effect of the oxide thickness variation with the longer gate width on SET is more significant. The standard deviation and normalized deviation of SET current peak and collected charge are 7.35 mu A and 0.03fC, 1.89% and 2.57%, respectively.
引用
收藏
页码:1317 / 1324
页数:8
相关论文
共 50 条
  • [1] Investigation of Single Event Transient Induced by Process Variability in 14 nm High-k/Metal Gate SOI FinFET Devices
    Baojun Liu
    Chuang Li
    Minghua Chen
    Silicon, 2023, 15 : 1317 - 1324
  • [2] Analysis of location and LET dependence of single event transient in 14 nm SOI FinFET
    Liu, Baojun
    Li, Chuang
    Zhou, Ping
    Zhu, Jing
    NUCLEAR INSTRUMENTS & METHODS IN PHYSICS RESEARCH SECTION B-BEAM INTERACTIONS WITH MATERIALS AND ATOMS, 2022, 530 : 13 - 17
  • [3] Study of SiGe selective epitaxial process integration with high-k and metal gate for 16/14 nm nodes FinFET technology
    Wang, Guilei
    Qin, Changliang
    Yin, Huaxiang
    Luo, Jun
    Duan, Ningyuan
    Yang, Ping
    Gao, Xingyu
    Yang, Tao
    Li, Junfeng
    Yan, Jiang
    Zhu, Huilong
    Wang, Wenwu
    Chen, Dapeng
    Ye, Tianchun
    Zhao, Chao
    Radamson, Henry H.
    MICROELECTRONIC ENGINEERING, 2016, 163 : 49 - 54
  • [4] 28nm FDSOI high-K metal gate CD variability investigation
    Desvoivres, L.
    Gouraud, P.
    Le Gratiet, B.
    Bouyssou, R.
    Ranica, R.
    Gallon, C.
    Thomas, I.
    ADVANCED ETCH TECHNOLOGY FOR NANOPATTERNING III, 2014, 9054
  • [5] High Performance 22/20nm FinFET CMOS Devices with Advanced High-K/Metal Gate Scheme
    Wu, C. C.
    Lin, D. W.
    Keshavarzi, A.
    Huang, C. H.
    Chan, C. T.
    Tseng, C. H.
    Chen, C. L.
    Hsieh, C. Y.
    Wong, K. Y.
    Cheng, M. L.
    Li, T. H.
    Lin, Y. C.
    Yang, L. Y.
    Lin, C. P.
    Hou, C. S.
    Lin, H. C.
    Yang, J. L.
    Yu, K. F.
    Chen, M. J.
    Hsieh, T. H.
    Peng, Y. C.
    Chou, C. H.
    Lee, C. J.
    Huang, C. W.
    Lu, C. Y.
    Yang, F. K.
    Chen, H. K.
    Weng, L. W.
    Yen, P. C.
    Wang, S. H.
    Chang, S. W.
    Chuang, S. W.
    Gan, T. C.
    Wu, T. L.
    Lee, T. Y.
    Huang, W. S.
    Huang, Y. J.
    Tseng, Y. W.
    Wu, C. M.
    Ou-Yang, Eric
    Hsu, K. Y.
    Lin, L. T.
    Wang, S. B.
    Kwok, T. M.
    Su, C. C.
    Tsai, C. H.
    Huang, M. J.
    Lin, H. M.
    Chang, A. S.
    Liao, S. H.
    2010 INTERNATIONAL ELECTRON DEVICES MEETING - TECHNICAL DIGEST, 2010,
  • [6] Effects of High-k Dielectrics with Metal Gate for Electrical Characteristics of SOI TRI-GATE FinFET Transistor
    Rahou, Fatima Zohra
    Bouazza, A. Guen
    Bouazza, B.
    JOURNAL OF NANO- AND ELECTRONIC PHYSICS, 2016, 8 (04)
  • [7] TDDB failure distribution of metal gate/high-k CMOS devices on SOI substrates
    Kerber, A.
    Cartier, E.
    Linder, B. P.
    Krishnan, S. A.
    Nigam, T.
    2009 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM, VOLS 1 AND 2, 2009, : 505 - +
  • [8] Improving Low-Frequency Noise in 14-nm FinFET by Optimized High-k/Metal Gate Thermal Processing
    Zhu, Hao
    Ye, Bin
    Tang, Chengkang
    Li, Xianghui
    Sun, Qingqing
    Zhang, David Wei
    IEEE ELECTRON DEVICE LETTERS, 2021, 42 (08) : 1112 - 1115
  • [9] Impact of Process Variability and Single Event Transient on FinFET Technology
    Brendler, Leonardo H.
    Zimpeck, Alexandra L.
    Meinhardt, Cristina
    Reis, Ricardo
    2019 IFIP/IEEE 27TH INTERNATIONAL CONFERENCE ON VERY LARGE SCALE INTEGRATION (VLSI-SOC), 2019, : 249 - 250
  • [10] A Novel Approach to Localize the Channel Temperature Induced by the Self-heating Effect in 14nm High-k Metal-gate FinFET
    Hsieh, E. R.
    Jiang, M. J.
    Chen, H. W.
    Lin, J. L.
    Chung, Steve S.
    Chen, T. P.
    Yeah, Y. H.
    Chen, T. J.
    Cheng, Osbert
    2018 IEEE 2ND ELECTRON DEVICES TECHNOLOGY AND MANUFACTURING CONFERENCE (EDTM 2018), 2018, : 148 - 150