Investigation of Single Event Transient Induced by Process Variability in 14 nm High-k/Metal Gate SOI FinFET Devices

被引:3
|
作者
Liu, Baojun [1 ]
Li, Chuang [1 ]
Chen, Minghua [1 ]
机构
[1] Air Force Engn Univ, Aviat Maintenance NCO Acad, Xinyang 464000, Henan, Peoples R China
基金
中国国家自然科学基金;
关键词
Single event transient (SET); Oxide thickness variation (OTV); FinFET; Work function variability (WFV); Collected charge; LINE-EDGE ROUGHNESS; NUMERICAL-SIMULATION; TECHNOLOGY; CHANNEL; PERFORMANCE; PARAMETERS; MODEL;
D O I
10.1007/s12633-022-02102-x
中图分类号
O64 [物理化学(理论化学)、化学物理学];
学科分类号
070304 ; 081704 ;
摘要
With the down scaling of device dimensions, FinFET structure faces the problem of the increasing process variability which results to the device performance mismatch. By technology computer-aided design (TCAD) numerical simulation, a high-k/metal gate silicon-on-insulator (SOI) FinFET at 14 nm technology node is presented, which is calibrated by the experiment data. The influences of the work function and the oxide thickness variation on single event transient (SET) characteristic are systematically studied and analyzed. The statistical analysis of the effects of three profile oxide thickness mismatch and variation on SET is also performed. The results show that as the equivalent oxide thickness varies from 0.41 nm to 0.61 nm, SET current peak increases from 377.92 mu A to 392.08 mu A and the collected charge increases from 1.265fC to 1.271fC due to the increased threshold voltage, respectively. Due to the combination electron concentration and recombination rate, when the work function varies from 4.36 eV to 4.6 eV, the transient current peak decreases from 387.23 mu A to 363.61 mu A and the collected charge reduces from 1.269fC to 1.258fC, respectively. Compared with the profile with shorter gate width, the effect of the oxide thickness variation with the longer gate width on SET is more significant. The standard deviation and normalized deviation of SET current peak and collected charge are 7.35 mu A and 0.03fC, 1.89% and 2.57%, respectively.
引用
收藏
页码:1317 / 1324
页数:8
相关论文
共 50 条
  • [31] UTBOX SOI devices with high-k gate dielectric under analog perfomance
    Galeti, M.
    Rodrigues, M.
    Aoulaiche, M.
    Collaert, N.
    Simoen, E.
    Claeys, C.
    Martino, J. A.
    MICROELECTRONICS TECHNOLOGY AND DEVICES - SBMICRO 2012, 2012, 49 (01): : 119 - 126
  • [32] Low frequency noise variability in high-k/metal gate stack 28nm bulk and FD-SOI CMOS transistors
    Ioannidis, E. G.
    Haendler, S.
    Bajolet, A.
    Pahron, T.
    Planes, N.
    Arnaud, F.
    Bianchi, R. A.
    Haond, M.
    Golanski, D.
    Rosa, J.
    Fenouillet-Beranger, C.
    Perreau, P.
    Dimitriadis, C. A.
    Ghibaudo, G.
    2011 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2011,
  • [33] A Novel "Hybrid" High-k/Metal Gate Process For 28nm High Performance CMOSFETs
    Lai, C. M.
    Lin, C. T.
    Cheng, L. W.
    Hsu, C. H.
    Tseng, J. T.
    Chiang, T. F.
    Chou, C. H.
    Chen, Y. W.
    Yu, C. H.
    Hsu, S. H.
    Chen, C. G.
    Lee, Z. C.
    Lin, J. F.
    Yang, C. L.
    Ma, G. H.
    Chien, S. C.
    2009 IEEE INTERNATIONAL ELECTRON DEVICES MEETING, 2009, : 607 - 610
  • [34] Gate Stack Process Optimization for TDDB Improvement in 28nm High-k/Metal Gate nMOSFETs
    Lee, Kyong Taek
    Kim, Hyunjin
    Park, Junekyun
    Park, Jongwoo
    2012 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2012,
  • [35] Process development of high-k metal gate aluminum CMP at 28 nm technology node
    Hsien, Y. H.
    Hsu, H. K.
    Tsai, T. C.
    Lin, Welch
    Huang, R. P.
    Chen, C. H.
    Yang, C. L.
    Wu, J. Y.
    MICROELECTRONIC ENGINEERING, 2012, 92 : 19 - 23
  • [36] BTI reliability of 45 nm high-k plus metal-gate process technology
    Pae, S.
    Agostinelli, M.
    Brazie, M.
    Chau, R.
    Dewey, G.
    Ghani, T.
    Hattendorf, M.
    Hicks, J.
    Kavalieros, J.
    Kuhn, K.
    Kuhn, M.
    Maiz, J.
    Metz, M.
    Mistry, K.
    Prasad, C.
    Ramey, S.
    Roskowski, A.
    Sandford, J.
    Thomas, C.
    Thomas, J.
    Wiegand, C.
    Wiedemer, J.
    2008 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM PROCEEDINGS - 46TH ANNUAL, 2008, : 352 - +
  • [37] Performance and reliability of sub-100nm TaSiN metal gate fully-depleted SOI devices with high-K (HfO2) gate dielectric
    Thean, AVY
    Vandooren, A
    Kalpat, S
    Du, Y
    To, I
    Hughes, J
    Stephens, T
    Goolsby, B
    White, T
    Barr, A
    Mathew, L
    Huang, M
    Egley, S
    Zavala, M
    Eades, D
    Sphabmixay, K
    Schaeffer, J
    Triyoso, D
    Rossow, M
    Roan, D
    Pham, D
    Rai, R
    Murphy, S
    Nguyen, BY
    White, BE
    Duvallet, A
    Dao, T
    Mogab, J
    2004 SYMPOSIUM ON VLSI TECHNOLOGY, DIGEST OF TECHNICAL PAPERS, 2004, : 106 - 107
  • [38] Statistical Process Modelling For 32nm High-K/Metal Gate PMOS Device
    Maheran, Afifah A. H.
    Faizah, Noor Z. A.
    Menon, P. S.
    Ahmad, I.
    Apte, P. R.
    Kalaivani, T.
    Salehuddin, F.
    2014 IEEE INTERNATIONAL CONFERENCE ON SEMICONDUCTOR ELECTRONICS (ICSE), 2014, : 232 - 235
  • [39] Assessment of High-k Gate Stack on Sub-10 nm SOI-FinFET for High-Performance Analog and RF Applications Perspective
    Gupta, Neha
    Kumar, Ajay
    ECS JOURNAL OF SOLID STATE SCIENCE AND TECHNOLOGY, 2020, 9 (12)
  • [40] Modeling, Simulation and Optimization of 14nm High-K/Metal Gate NMOS with Taguchi Method
    Mah, S. K.
    Ahmad, I
    Ker, P. J.
    Tan, K. P.
    Faizah, Z. A. Noor
    2018 IEEE INTERNATIONAL CONFERENCE ON SEMICONDUCTOR ELECTRONICS (ICSE 2018), 2018, : 275 - 278