Investigation of Single Event Transient Induced by Process Variability in 14 nm High-k/Metal Gate SOI FinFET Devices

被引:3
|
作者
Liu, Baojun [1 ]
Li, Chuang [1 ]
Chen, Minghua [1 ]
机构
[1] Air Force Engn Univ, Aviat Maintenance NCO Acad, Xinyang 464000, Henan, Peoples R China
基金
中国国家自然科学基金;
关键词
Single event transient (SET); Oxide thickness variation (OTV); FinFET; Work function variability (WFV); Collected charge; LINE-EDGE ROUGHNESS; NUMERICAL-SIMULATION; TECHNOLOGY; CHANNEL; PERFORMANCE; PARAMETERS; MODEL;
D O I
10.1007/s12633-022-02102-x
中图分类号
O64 [物理化学(理论化学)、化学物理学];
学科分类号
070304 ; 081704 ;
摘要
With the down scaling of device dimensions, FinFET structure faces the problem of the increasing process variability which results to the device performance mismatch. By technology computer-aided design (TCAD) numerical simulation, a high-k/metal gate silicon-on-insulator (SOI) FinFET at 14 nm technology node is presented, which is calibrated by the experiment data. The influences of the work function and the oxide thickness variation on single event transient (SET) characteristic are systematically studied and analyzed. The statistical analysis of the effects of three profile oxide thickness mismatch and variation on SET is also performed. The results show that as the equivalent oxide thickness varies from 0.41 nm to 0.61 nm, SET current peak increases from 377.92 mu A to 392.08 mu A and the collected charge increases from 1.265fC to 1.271fC due to the increased threshold voltage, respectively. Due to the combination electron concentration and recombination rate, when the work function varies from 4.36 eV to 4.6 eV, the transient current peak decreases from 387.23 mu A to 363.61 mu A and the collected charge reduces from 1.269fC to 1.258fC, respectively. Compared with the profile with shorter gate width, the effect of the oxide thickness variation with the longer gate width on SET is more significant. The standard deviation and normalized deviation of SET current peak and collected charge are 7.35 mu A and 0.03fC, 1.89% and 2.57%, respectively.
引用
收藏
页码:1317 / 1324
页数:8
相关论文
共 50 条
  • [21] Single event response of ferroelectric spacer engineered SOI FinFET at 14 nm technology node
    Baojun Liu
    Jing Zhu
    Scientific Reports, 13
  • [22] Single metal gate on high-k gate stacks for 45nm low power CMOS
    Taylor, W. J., Jr.
    Capasso, C.
    Min, B.
    Winstead, B.
    Verret, E.
    Loiko, K.
    Gilmer, D.
    Hegde, R. I.
    Schaeffer, J.
    Luckowski, E.
    Martinez, A.
    Raymond, M.
    Happ, C.
    Triyoso, D. H.
    Kalpat, S.
    Haggag, A.
    Roan, D.
    Nguyen, J. -Y.
    La, L. B.
    Hebert, L.
    Smith, J.
    Jovanovic, D.
    Burnett, D.
    Foisy, M.
    Cave, N.
    Tobin, P. J.
    Samavedam, S. B.
    White, B. E., Jr.
    Venkatesan, S.
    2006 INTERNATIONAL ELECTRON DEVICES MEETING, VOLS 1 AND 2, 2006, : 366 - +
  • [23] Gate Engineering to Improve Effective Resistance of 28-nm High-k Metal Gate CMOS Devices
    Jeong, JinHyuk
    Lee, Ho
    Kang, DongHae
    Kim, SoYoung
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2016, 63 (01) : 259 - 264
  • [24] 75nm damascene metal gate and High-k integration for advanced CMOS devices
    Guillaumot, B
    Garros, X
    Lime, F
    Oshima, K
    Tavel, B
    Chroboczek, JA
    Masson, P
    Truche, R
    Papon, AM
    Martin, F
    Damlencourt, JF
    Maitrejean, S
    Rivoire, M
    Leroux, C
    Cristoloveanu, S
    Ghibaudo, G
    Autran, JL
    Skotnicki, T
    Deleonibus, S
    INTERNATIONAL ELECTRON DEVICES 2002 MEETING, TECHNICAL DIGEST, 2002, : 355 - 358
  • [25] Influence of RDF and MGG Induced Variability on Performance of 7 nm Multi-Gate Transistors with Metal/High-k Gate Stack
    Jegadheesan, V.
    Sivasankaran, K.
    ECS JOURNAL OF SOLID STATE SCIENCE AND TECHNOLOGY, 2018, 7 (09) : Q171 - Q175
  • [26] Investigation of BTI characteristics and its behavior on 10 nm SRAM with high-k/metal gate FinFET technology having multi-VT gate stack
    Jin, Minjung
    Kim, Kangjung
    Kim, Yoohwan
    Shim, Hyewon
    Kim, Jinju
    Kim, Gunrae
    Pae, Sangwoo
    MICROELECTRONICS RELIABILITY, 2018, 81 : 201 - 209
  • [27] Intrinsic Dielectric Stack Reliability of a High Performance Bulk Planar 20nm Replacement Gate High-K Metal Gate Technology and Comparison to 28nm Gate First High-K Metal Gate Process
    McMahon, W.
    Tian, C.
    Uppal, S.
    Kothari, H.
    Jin, M.
    LaRosa, G.
    Nigam, T.
    Kerber, A.
    Linder, B. P.
    Cartier, E.
    Lai, W. L.
    Liu, Y.
    Ramachandran, R.
    Kwon, U.
    Parameshwaran, B.
    Krishnan, S.
    Narayanan, V.
    2013 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2013,
  • [28] Investigation of Alpha-Induced Single Event Transient (SET) in 10 nm FinFET Logic Circuit
    Uemura, Taiki
    Lee, Soonyoung
    Min, Dahye
    Moon, Ihlhwa
    Lim, Jungman
    Lee, Seungbae
    Sagong, Hyun Chul
    Pae, Sangwoo
    2018 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2018,
  • [29] Technology Scaling on High-K & Metal-Gate FinFET BTI Reliability
    Lee, Kyong Taek
    Kang, Wonchang
    Chung, Eun-Ae
    Kim, Gunrae
    Shim, Hyewon
    Lee, Hyunwoo
    Kim, Hyejin
    Choe, Minhyeok
    Lee, Nae-In
    Patel, Anuj
    Park, Junekyun
    Park, Jongwoo
    2013 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2013,
  • [30] Replacement Metal Gate/High-k Last Technology for Aggressively Scaled Planar and FinFET-based Devices
    Veloso, A.
    Lee, J. W.
    Simoen, E.
    Ragnarsson, L. -A.
    Arimura, H.
    Cho, M. J.
    Boccardi, G.
    Thean, A.
    Horiguchi, N.
    DIELECTRICS FOR NANOSYSTEMS 6: MATERIALS SCIENCE, PROCESSING, RELIABILITY, AND MANUFACTURING, 2014, 61 (02): : 225 - 235