Buried Metal Silicon-on-Insulator Junctionless Transistor for Low Power CMOS Logic Circuits

被引:0
|
作者
Tiple, Kaustubh K. [1 ]
Patil, Ganesh C. [1 ]
机构
[1] Visvesvaraya Natl Inst Technol, Ctr VLSI & Nanotechnol, Nagpur 440010, Maharashtra, India
关键词
Schottky barrier; Buried metal; Scalability; Low-power CMOS; SENSITIVITY-ANALYSIS; K SPACER; DESIGN; PERFORMANCE; MODEL;
D O I
10.1007/s12633-022-02080-0
中图分类号
O64 [物理化学(理论化学)、化学物理学];
学科分类号
070304 ; 081704 ;
摘要
This paper deals with an innovative structure of silicon-on-insulator junctionless transistor (SOIJLT) by incorporating a buried metal layer of proper work-function which creates the Schottky junction between device layer and the buried metal layer. The buried metal layer results in perfect volume inversion in OFF-state due to which in comparison to SOIJLT, the off-state current (I-OFF) of the proposed buried metal SOIJLT (BMSOIJLT) is significantly reduced. In addition, the short-channel effects such as subthreshold swing (SS) and the drain-induced barrier lowering (DIBL) in the proposed BMSOIJLT are reduced by 40% and 30% respectively over the SOIJLT device. The CMOS digital logic circuits such as inverter, NAND gate and the NOR gate have also been implemented using the mixed-mode device/circuit simulations. Despite due to lower ON-state drive current (I-ON) and the parasitic capacitances in the proposed BMSOIJLT, the propagation delay in SOIJLT and the proposed BMSOIJLT based logic gates is comparable. Moreover, due to significant reduction in I-OFF the static power dissipation in the proposed BMSOIJLT based logic gates is significantly low.
引用
收藏
页码:1003 / 1009
页数:7
相关论文
共 50 条
  • [41] Novel low-voltage silicon-on-insulator (SOI) CMOS complementary pass-transistor logic (CPL) circuit using asymmetrical dynamic threshold pass-transistor (ADTPT) technique
    Wang, BT
    Kuo, JB
    PROCEEDINGS OF THE 43RD IEEE MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I-III, 2000, : 694 - 697
  • [42] Subthreshold performance of pocket-implanted silicon-on-insulator CMOS devices and circuits for ultra-low-power analogue/mixed-signal applications
    Chakraborty, S.
    Mallik, A.
    Sarkar, C. Kr
    IET CIRCUITS DEVICES & SYSTEMS, 2011, 5 (04) : 343 - 350
  • [43] Effects of buried oxide stress on thin-film silicon-on-insulator metal-oxide-semiconductor field-effect transistor
    Lee, JW
    Nam, MH
    Oh, JH
    Yang, JW
    Lee, WC
    Kim, HK
    Oh, MR
    Koh, YH
    APPLIED PHYSICS LETTERS, 1998, 72 (06) : 677 - 679
  • [44] Nanowire Junctionless Silicon-On-Insulator MOSFETs: Operation Features and Electrical Characterization
    Nazarov, A. N.
    Rudenko, T. E.
    2015 INTERNATIONAL SEMICONDUCTOR CONFERENCE (CAS), 2015, : 27 - 34
  • [45] Magneto-transport in a silicon-on-insulator nanowire transistor
    Cho, KH
    Jung, YC
    Son, SH
    Hwang, SW
    Ahn, D
    Park, BG
    Bird, JP
    JOURNAL OF THE KOREAN PHYSICAL SOCIETY, 2005, 47 : S526 - S529
  • [46] Low-Power Parametric Wavelength Conversion in 45nm Microelectronics CMOS Silicon-On-Insulator Technology
    Gentry, Cale M.
    Wade, Mark T.
    Zeng, Xiaoge
    Pavanello, Fabio
    Popovic, Milos A.
    2015 CONFERENCE ON LASERS AND ELECTRO-OPTICS (CLEO), 2015,
  • [47] Performance Investigation of Silicon-on-Insulator Junctionless Drain Extended FinFET for High Power, Radio Frequency Applications
    Ajay
    SILICON, 2021, 13 (07) : 2381 - 2387
  • [49] A Novel Partially Insulated Junctionless Transistor for Low Power Nanoscale Digital Integrated Circuits
    Patil, Ganesh C.
    Bonge, Vijaysinh H.
    Malode, Mayur M.
    Jain, Rahul G.
    2014 IEEE 2ND INTERNATIONAL CONFERENCE ON EMERGING ELECTRONICS (ICEE), 2014,
  • [50] Low power arithmetic circuits in feedthrough dynamic CMOS logic
    Navarro-Botello, Victor
    Montiel-Nelson, Juan A.
    Nooshabadi, Saeid
    Dyer, Mike
    IEEE MWSCAS'06: PROCEEDINGS OF THE 2006 49TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS,, 2006, : 709 - +