Buried Metal Silicon-on-Insulator Junctionless Transistor for Low Power CMOS Logic Circuits

被引:0
|
作者
Tiple, Kaustubh K. [1 ]
Patil, Ganesh C. [1 ]
机构
[1] Visvesvaraya Natl Inst Technol, Ctr VLSI & Nanotechnol, Nagpur 440010, Maharashtra, India
关键词
Schottky barrier; Buried metal; Scalability; Low-power CMOS; SENSITIVITY-ANALYSIS; K SPACER; DESIGN; PERFORMANCE; MODEL;
D O I
10.1007/s12633-022-02080-0
中图分类号
O64 [物理化学(理论化学)、化学物理学];
学科分类号
070304 ; 081704 ;
摘要
This paper deals with an innovative structure of silicon-on-insulator junctionless transistor (SOIJLT) by incorporating a buried metal layer of proper work-function which creates the Schottky junction between device layer and the buried metal layer. The buried metal layer results in perfect volume inversion in OFF-state due to which in comparison to SOIJLT, the off-state current (I-OFF) of the proposed buried metal SOIJLT (BMSOIJLT) is significantly reduced. In addition, the short-channel effects such as subthreshold swing (SS) and the drain-induced barrier lowering (DIBL) in the proposed BMSOIJLT are reduced by 40% and 30% respectively over the SOIJLT device. The CMOS digital logic circuits such as inverter, NAND gate and the NOR gate have also been implemented using the mixed-mode device/circuit simulations. Despite due to lower ON-state drive current (I-ON) and the parasitic capacitances in the proposed BMSOIJLT, the propagation delay in SOIJLT and the proposed BMSOIJLT based logic gates is comparable. Moreover, due to significant reduction in I-OFF the static power dissipation in the proposed BMSOIJLT based logic gates is significantly low.
引用
收藏
页码:1003 / 1009
页数:7
相关论文
共 50 条
  • [21] A silicon-on-insulator metal-semiconductor field-effect transistor with an L-shaped buried oxide for high output-power density
    Ramezani, Zeinab
    Orouji, Ali A.
    MATERIALS SCIENCE IN SEMICONDUCTOR PROCESSING, 2014, 19 : 124 - 129
  • [22] Silicon-On-Insulator (SOI) Integration for Organic Field Effect Transistor (OFET) Based Circuits
    Oezguen, Recep
    Jung, Byung J.
    Dhar, Bal M.
    Katz, Howard E.
    Andreou, Andreas G.
    2011 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2011, : 2253 - 2256
  • [23] Stabilization of charge at the interface between the buried insulator and silicon in silicon-on-insulator structures
    I. V. Antonova
    Semiconductors, 2005, 39 : 1153 - 1157
  • [24] Stabilization of charge at the interface between the buried insulator and silicon in silicon-on-insulator structures
    Antonova, IV
    SEMICONDUCTORS, 2005, 39 (10) : 1153 - 1157
  • [25] A silicon-on-insulator transistor resistant to substrate potential
    Oblea, A.
    Hayhurst, R.
    Wilson, D.
    Hackler, D.
    2007 IEEE WORKSHOP ON MICROELECTRONICS AND ELECTRON DEVICES, 2007, : 25 - 26
  • [26] Lateral interband tunneling transistor in silicon-on-insulator
    Aydin, C
    Zaslavsky, A
    Luryi, S
    Cristoloveanu, S
    Mariolle, D
    Fraboulet, D
    Deleonibus, S
    APPLIED PHYSICS LETTERS, 2004, 84 (10) : 1780 - 1782
  • [27] Ultrathin silicon-on-insulator vertical tunneling transistor
    Zaslavsky, A
    Aydin, C
    Luryi, S
    Cristoloveanu, S
    Mariolle, D
    Fraboulet, D
    Deleonibus, S
    APPLIED PHYSICS LETTERS, 2003, 83 (08) : 1653 - 1655
  • [28] The dc characteristics of a silicon-on-insulator metal-semiconductor field effect transistor
    Chattopadhyay, P
    SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 1998, 13 (09) : 1036 - 1041
  • [29] A monolithic isolation amplifier in silicon-on-insulator CMOS
    Culurciello, E
    Pouliquen, P
    Andreou, AG
    Strohbehn, K
    Jaskulek, S
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 137 - 140
  • [30] Silicon-on-insulator circuits for application at high temperatures
    Nakov, V
    Nuernbergk, D
    Richter, SGM
    Bormann, S
    Schulze, V
    Richter, SB
    Science and Technology of Semiconductor-On-Insulator Structures and Devices Operating in a Harsh Environment, 2005, 185 : 145 - 154