Buried Metal Silicon-on-Insulator Junctionless Transistor for Low Power CMOS Logic Circuits

被引:0
|
作者
Tiple, Kaustubh K. [1 ]
Patil, Ganesh C. [1 ]
机构
[1] Visvesvaraya Natl Inst Technol, Ctr VLSI & Nanotechnol, Nagpur 440010, Maharashtra, India
关键词
Schottky barrier; Buried metal; Scalability; Low-power CMOS; SENSITIVITY-ANALYSIS; K SPACER; DESIGN; PERFORMANCE; MODEL;
D O I
10.1007/s12633-022-02080-0
中图分类号
O64 [物理化学(理论化学)、化学物理学];
学科分类号
070304 ; 081704 ;
摘要
This paper deals with an innovative structure of silicon-on-insulator junctionless transistor (SOIJLT) by incorporating a buried metal layer of proper work-function which creates the Schottky junction between device layer and the buried metal layer. The buried metal layer results in perfect volume inversion in OFF-state due to which in comparison to SOIJLT, the off-state current (I-OFF) of the proposed buried metal SOIJLT (BMSOIJLT) is significantly reduced. In addition, the short-channel effects such as subthreshold swing (SS) and the drain-induced barrier lowering (DIBL) in the proposed BMSOIJLT are reduced by 40% and 30% respectively over the SOIJLT device. The CMOS digital logic circuits such as inverter, NAND gate and the NOR gate have also been implemented using the mixed-mode device/circuit simulations. Despite due to lower ON-state drive current (I-ON) and the parasitic capacitances in the proposed BMSOIJLT, the propagation delay in SOIJLT and the proposed BMSOIJLT based logic gates is comparable. Moreover, due to significant reduction in I-OFF the static power dissipation in the proposed BMSOIJLT based logic gates is significantly low.
引用
收藏
页码:1003 / 1009
页数:7
相关论文
共 50 条
  • [31] Silicon nanowire field effect transistor made of silicon-on-insulator
    Presnov D.E.
    Amitonov S.V.
    Krupenin V.A.
    Russian Microelectronics, 2012, 41 (05) : 310 - 313
  • [32] Optimizing CMOS circuits for low power using transistor reordering
    Musoll, E
    Cortadella, J
    EUROPEAN DESIGN & TEST CONFERENCE 1996 - ED&TC 96, PROCEEDINGS, 1996, : 219 - 223
  • [33] Transistor Sizing and VDD Scaling for Low Power CMOS Circuits
    Kabbani, Adnan
    2009 JOINT IEEE NORTH-EAST WORKSHOP ON CIRCUITS AND SYSTEMS AND TAISA CONFERENCE, 2009, : 93 - 96
  • [34] TOTAL DOSE HARDENING OF BURIED INSULATOR IN IMPLANTED SILICON-ON-INSULATOR STRUCTURES
    MAO, BY
    CHEN, CE
    POLLACK, G
    HUGHES, HL
    DAVIS, GE
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 1987, 34 (06) : 1692 - 1697
  • [35] Silicon-on-insulator technology for high temperature metal oxide semiconductor devices and circuits
    Flandre, Denis
    Materials science & engineering. B, Solid-state materials for advanced technology, 1995, B29 (1-3): : 7 - 12
  • [36] Silicon-on-insulator substrates with buried ground, planes (GPSOI)
    Bain, M
    Stefanos, S
    Baine, P
    Loh, SH
    Jin, A
    Montgomery, JH
    Armstrong, BM
    Gamble, HS
    Hamel, J
    McNeill, DW
    Kraft, A
    Kemhadjian, H
    SCIENCE AND TECHNOLOGY OF SEMICONDUCTOR-ON-INSULATOR STRUCTURES AND DEVICES OPERATING IN A HARSH ENVIRONMENT, 2005, 185 : 273 - 278
  • [37] Silicon-on-insulator substrates with buried tungsten silicide layer
    Gamble, HS
    Armstrong, BM
    Baine, P
    Bain, M
    McNeill, DW
    SOLID-STATE ELECTRONICS, 2001, 45 (04) : 551 - 557
  • [38] Accurate characterization of silicon-on-insulator MOSFETs for the design of low-voltage, low-power RF integrated circuits
    Raskin, JP
    Gilon, R
    Dambrine, G
    Chen, J
    Vanhoenacker, D
    Colinge, JP
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2000, 25 (02) : 133 - 155
  • [39] Optical interference logic in silicon-on-insulator waveguides
    Wheeler, Dana C.
    Hall, Douglas C.
    ADVANCED OPTICAL AND QUANTUM MEMORIES AND COMPUTING III, 2006, 6130
  • [40] Accurate Characterization of Silicon-On-Insulator MOSFETs for the Design of Low-Voltage, Low-Power RF Integrated Circuits
    J.-P. Raskin
    R. Gilon
    G. Dambrine
    J. Chen
    D. Vanhoenacker
    J.-P. Colinge
    Analog Integrated Circuits and Signal Processing, 2000, 25 : 133 - 155