VLSI Implementation of crypto coprocessor using AES and LFSR

被引:0
|
作者
Krishnan, Anantha A. K. [1 ]
Devika, K. N. [1 ]
Bhakthavatchalu, Ramesh [1 ]
机构
[1] Amrita Vishwa Vidyapeetham Amritapuri, Dept ECE, Amritapuri, India
关键词
LFSR; AES; Cryptography; Hardware attacks;
D O I
10.1109/ICOEI53556.2022.9777145
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Data security has been a major concern as that of the faster processing of data. As the capability of data processing is being evolved, the attacks on these devices for the extraction of data also have been increasing day by day. The purpose of this work is to optimise the security of current crypto coprocessors with the help of Linear Feedback Shift Register (LFSR) as key generator. The integration of LFSR with Advanced Encryption Standard (AES) will enhance the security when considering hash algorithms that have hardcoded keys which can be extracted through back tracing. By making the key input of the AES random, the device will be less prone to hardware attacks and back tracing the algorithm to extract the key value and thereby the data will be difficult. Here AES with 128-bit block size and key size is integrated with the 128-bit LFSR. All the simulations and implementations are done on Xilinx-Vivado.
引用
收藏
页码:772 / 777
页数:6
相关论文
共 50 条
  • [1] Specification and implementation of a crypto-coprocessor for ISDN
    Sachs, W
    Wolter, S
    ISCAS 2000: IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - PROCEEDINGS, VOL I: EMERGING TECHNOLOGIES FOR THE 21ST CENTURY, 2000, : 275 - 278
  • [2] IMPLEMENTATION STUDIES FOR A VLSI PROLOG COPROCESSOR
    CIVERA, P
    PICCININI, G
    ZAMBONI, M
    IEEE MICRO, 1989, 9 (01) : 10 - 23
  • [3] Low-power and area-optimized VLSI implementation of AES coprocessor for Zigbee system
    LI, Zhen-rong
    ZHUANG, Yi-qi
    ZHANG, Chao
    JIN, Gang
    Journal of China Universities of Posts and Telecommunications, 2009, 16 (03): : 89 - 94
  • [5] Design and Implementation of a DPA Resistant AES Coprocessor
    Zheng, Xinjian
    Zhang, Yiwei
    Peng, Bo
    2008 4TH INTERNATIONAL CONFERENCE ON WIRELESS COMMUNICATIONS, NETWORKING AND MOBILE COMPUTING, VOLS 1-31, 2008, : 4540 - +
  • [6] DESIGN AND VLSI IMPLEMENTATION OF AN ADDRESS GENERATION COPROCESSOR
    HULINA, PT
    CORAOR, LD
    KURIAN, L
    JOHN, E
    IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 1995, 142 (02): : 145 - 151
  • [7] Implementation Of Aes Coprocessor For Wireless Sensor Networks
    Abdelmoghni, Toubal
    Mohamed, Ould Zmirli
    Billel, Bengherbia
    Mohamed, Maazouz
    Sidahmed, Lachenani
    PROCEEDINGS OF THE 2018 INTERNATIONAL CONFERENCE ON APPLIED SMART SYSTEMS (ICASS), 2018,
  • [8] AES coprocessor implementation for wireless sensor network
    Chen, Yicheng
    Zou, Xuecheng
    Liu, Zhenglin
    Liu, Ju
    Huazhong Keji Daxue Xuebao (Ziran Kexue Ban)/Journal of Huazhong University of Science and Technology (Natural Science Edition), 2007, 35 (08): : 30 - 32
  • [9] FPGA implementation and performance evaluation of a high throughput crypto coprocessor
    Soliman, Mostafa I.
    Abozaid, Ghada Y.
    JOURNAL OF PARALLEL AND DISTRIBUTED COMPUTING, 2011, 71 (08) : 1075 - 1084
  • [10] VLSI design of a high-speed RSA crypto-coprocessor with reconfigurable architecture
    State Key Laboratory of ASIC and System, Fudan University, Shanghai 200433, China
    Jisuanji Yanjiu yu Fazhan, 2006, 6 (1076-1082):