VLSI Implementation of crypto coprocessor using AES and LFSR

被引:0
|
作者
Krishnan, Anantha A. K. [1 ]
Devika, K. N. [1 ]
Bhakthavatchalu, Ramesh [1 ]
机构
[1] Amrita Vishwa Vidyapeetham Amritapuri, Dept ECE, Amritapuri, India
关键词
LFSR; AES; Cryptography; Hardware attacks;
D O I
10.1109/ICOEI53556.2022.9777145
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Data security has been a major concern as that of the faster processing of data. As the capability of data processing is being evolved, the attacks on these devices for the extraction of data also have been increasing day by day. The purpose of this work is to optimise the security of current crypto coprocessors with the help of Linear Feedback Shift Register (LFSR) as key generator. The integration of LFSR with Advanced Encryption Standard (AES) will enhance the security when considering hash algorithms that have hardcoded keys which can be extracted through back tracing. By making the key input of the AES random, the device will be less prone to hardware attacks and back tracing the algorithm to extract the key value and thereby the data will be difficult. Here AES with 128-bit block size and key size is integrated with the 128-bit LFSR. All the simulations and implementations are done on Xilinx-Vivado.
引用
收藏
页码:772 / 777
页数:6
相关论文
共 50 条
  • [41] Implementation of AES algorithm using VHDL
    Kumar, Amit
    Kumar, Manoj
    Balramudu, P.
    2017 INTERNATIONAL CONFERENCE ON COMPUTING METHODOLOGIES AND COMMUNICATION (ICCMC), 2017, : 732 - 737
  • [42] Unbridle the bit-length of a crypto-coprocessor with Montgomery multiplication
    Yoshino, Masayuki
    Okeya, Katsuyuki
    Vuillaume, Camille
    SELECTED AREAS IN CRYPTOGRAPHY, 2007, 4356 : 188 - +
  • [43] An AES crypto chip using a high-speed parallel pipelined architecture
    Yoo, SM
    Kotturi, D
    Pan, DW
    Blizzard, J
    MICROPROCESSORS AND MICROSYSTEMS, 2005, 29 (07) : 317 - 326
  • [44] Hyperelliptic curve crypto-coprocessor over affine and projective coordinates
    Kim, Howon
    Wollinger, Thomas
    Choi, Doo-Ho
    Han, Dong-Guk
    Lee, Mun-Kyu
    ETRI JOURNAL, 2008, 30 (03) : 365 - 376
  • [45] Design and implementation of an image coprocessor
    Atani, R. Ebrahimi
    Mirzakuchaki, S.
    Atani, S. Ebrahimi
    IMAGE AND SIGNAL PROCESSING, 2008, 5099 : 498 - +
  • [46] A NEW VLSI GRAPHICS COPROCESSOR - THE INTEL-82786
    SHIRES, G
    IEEE COMPUTER GRAPHICS AND APPLICATIONS, 1986, 6 (10) : 49 - 55
  • [47] VLSI CRYPTO-TECHNOLOGY (APPLICATION REQUIREMENTS)
    STEINACKER, M
    VLSI AND COMPUTER PERIPHERALS: VLSI AND MICROELECTRONIC APPLICATIONS IN INTELLIGENT PERIPHERALS AND THEIR INTERCONNECTION NETWORKS, 1989, : D159 - D163
  • [48] Efficient Implementation of a Crypto Library Using Web Assembly
    Park, BoSun
    Song, JinGyo
    Seo, Seog Chung
    ELECTRONICS, 2020, 9 (11) : 1 - 23
  • [49] An Implementation of the AES cipher using HLS
    Meurer, Rodrigo Schmitt
    Mueck, Tiago Rogerio
    Froehlich, Antonio Augusto
    2013 III BRAZILIAN SYMPOSIUM ON COMPUTING SYSTEMS ENGINEERING (SBESC 2013), 2013, : 113 - 118
  • [50] NEW ARCHITECTURE OF LOW AREA AES S-BOX/INV S-BOX USING VLSI IMPLEMENTATION
    Ahmad, Nabihah
    JURNAL TEKNOLOGI, 2016, 78 (5-9): : 21 - 25