NEW ARCHITECTURE OF LOW AREA AES S-BOX/INV S-BOX USING VLSI IMPLEMENTATION

被引:0
|
作者
Ahmad, Nabihah [1 ]
机构
[1] Univ Tun Hussein Onn Malaysia, Fac Elect & Elect Engn, Batu Pahat, Johor, Malaysia
来源
JURNAL TEKNOLOGI | 2016年 / 78卷 / 5-9期
关键词
AES; S-box/InvS-box; VLSI; low area;
D O I
暂无
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
The Substitution box (S-box) is one of the core of Advanced Encryption System (AES) implementation and the only non-linear transformation. It is consumed most of the power in AES hardware. This paper present a low-complexity design methodology for the S-box/InvS-box which includes minimising the comprehensive circuit size and critical path delay, scaling down the transistor size, along with selecting an advanced technology for an optimised CMOS full custom design. The area of the circuit is about 39.44 mu m(2), while the hardware cost of the S-box/InvS-box is about 147 logic gates, with a critical path propagation delay of 3.235ns.
引用
收藏
页码:21 / 25
页数:5
相关论文
共 50 条
  • [1] Low Latency VLSI Architecture of S-box for AES Encryption
    Kumar, Saurabh
    Sharma, V. K.
    Mahapatra, K. K.
    PROCEEDINGS OF 2013 INTERNATIONAL CONFERENCE ON CIRCUITS, POWER AND COMPUTING TECHNOLOGIES (ICCPCT 2013), 2013, : 694 - 698
  • [2] New Area Record for the AES Combined S-box/Inverse S-box
    Reyhani-Masoleh, Arash
    Taha, Mostafa
    Ashmawy, Doaa
    2018 IEEE 25TH SYMPOSIUM ON COMPUTER ARITHMETIC (ARITH), 2018, : 145 - 152
  • [3] An Improved VLSI Architecture of S-box for AES Encryption
    Kumar, Saurabh
    Sharma, V. K.
    Mahapatra, K. K.
    2013 INTERNATIONAL CONFERENCE ON COMMUNICATION SYSTEMS AND NETWORK TECHNOLOGIES (CSNT 2013), 2013, : 753 - 756
  • [4] A Survey on VLSI Implementation of AES Algorithm with Dynamic S-Box
    Dhanalakshmi, K. S.
    Padmavathi, R. Anusha
    JOURNAL OF APPLIED SECURITY RESEARCH, 2022, 17 (02) : 241 - 256
  • [5] Efficient Implementations of S-Box and Inverse S-Box for AES algorithm
    Rachh, Rashmi Ramesh
    Anami, B. S.
    Mohan, P. V. Ananda
    TENCON 2009 - 2009 IEEE REGION 10 CONFERENCE, VOLS 1-4, 2009, : 2037 - +
  • [6] Smashing the implementation records of aes s-box
    Reyhani-Masoleh A.
    Taha M.
    Ashmawy D.
    2018, Ruhr-University of Bochum (2018): : 298 - 336
  • [7] A Compact Implementation of Masked AES S-Box
    Wei, Wei
    Cui, Xiaoxin
    Wu, Di
    Li, Rui
    Ma, Kaisheng
    Yu, Dunshan
    Cui, Xiaole
    2012 IEEE 11TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT-2012), 2012, : 899 - 901
  • [8] Hardware implementation of compact AES S-box
    Zhang, Xiaoqiang
    Wu, Ning
    Yan, Gaizhen
    Dong, Liling
    IAENG International Journal of Computer Science, 2015, 42 (02) : 125 - 131
  • [9] Implementation of AES S-Box Based on VHDL
    Yu, Zhichao
    INNOVATIVE COMPUTING AND INFORMATION, ICCIC 2011, PT I, 2011, 231 : 52 - 58
  • [10] A Faster Hardware Implementation of the AES S-box
    Ashmawy, Doaa
    Reyhani-Masoleh, Arash
    2021 IEEE 28TH SYMPOSIUM ON COMPUTER ARITHMETIC (ARITH 2021), 2021, : 123 - 130