NEW ARCHITECTURE OF LOW AREA AES S-BOX/INV S-BOX USING VLSI IMPLEMENTATION

被引:0
|
作者
Ahmad, Nabihah [1 ]
机构
[1] Univ Tun Hussein Onn Malaysia, Fac Elect & Elect Engn, Batu Pahat, Johor, Malaysia
来源
JURNAL TEKNOLOGI | 2016年 / 78卷 / 5-9期
关键词
AES; S-box/InvS-box; VLSI; low area;
D O I
暂无
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
The Substitution box (S-box) is one of the core of Advanced Encryption System (AES) implementation and the only non-linear transformation. It is consumed most of the power in AES hardware. This paper present a low-complexity design methodology for the S-box/InvS-box which includes minimising the comprehensive circuit size and critical path delay, scaling down the transistor size, along with selecting an advanced technology for an optimised CMOS full custom design. The area of the circuit is about 39.44 mu m(2), while the hardware cost of the S-box/InvS-box is about 147 logic gates, with a critical path propagation delay of 3.235ns.
引用
收藏
页码:21 / 25
页数:5
相关论文
共 50 条
  • [21] Hardware Implementation of AES Algorithm with Logic S-box
    Oukili, Soufiane
    Bri, Seddik
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2017, 26 (09)
  • [22] An asynchronous pipeline architecture for the low-power AES S-box
    曾永红
    HighTechnologyLetters, 2008, 14 (02) : 154 - 159
  • [23] A very compact S-box for AES
    Canright, D
    CRYPTOGRAPHIC HARDWARE AND EMBEDDED SYSTEMS - CHES 2005, PROCEEDINGS, 2005, 3659 : 441 - 455
  • [24] Security of the AES with a Secret S-Box
    Tiessen, Tyge
    Knudsen, Lars R.
    Kolbl, Stefan
    Lauridsen, Martin M.
    FAST SOFTWARE ENCRYPTION, FSE 2015, 2015, 9054 : 175 - 189
  • [25] Parity prediction of S-Box for AES
    Kermani, Mehran Mozaffari
    Reyhani-Masoleh, Arash
    2006 CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING, VOLS 1-5, 2006, : 1562 - +
  • [26] Statistical Analysis of S-Box in Rijndael-AES Algorithm and Formulation of an Enhanced S-Box
    Gaithuru, Juliet N.
    Bakhtiari, Majid M.
    JOURNAL OF INFORMATION ASSURANCE AND SECURITY, 2014, 9 (04): : 213 - 221
  • [27] Low Cost Implementation of Pomaranch S-Box
    Atani, Reza Ebrahimi
    Mirzakuchaki, Sattar
    Atani, Shahabaddin Ebrahimi
    2009 1ST INTERNATIONAL CONFERENCE ON WIRELESS COMMUNICATION, VEHICULAR TECHNOLOGY, INFORMATION THEORY AND AEROSPACE & ELECTRONIC SYSTEMS TECHNOLOGY, VOLS 1 AND 2, 2009, : 801 - +
  • [28] AES S-box modification uses affine matrices exploration for increased S-box strength
    Alamsyah
    Setiawan, Abas
    Putra, Anggyi Trisnawan
    Budiman, Kholiq
    Muslim, Much Aziz
    Salahudin, Shahrul Nizam
    Prasetiyo, Budi
    NONLINEAR DYNAMICS, 2025, 113 (04) : 3869 - 3890
  • [29] A New Improved AES S-box with Enhanced Properties
    Nitaj, Abderrahmane
    Susilo, Willy
    Tonien, Joseph
    INFORMATION SECURITY AND PRIVACY, ACISP 2020, 2020, 12248 : 125 - 141
  • [30] Implementation and optimization of s-box on AES based on secret sharing
    Zhong W.
    Meng Q.
    Zhang S.
    Wang J.
    Meng, Qingquan (pyw000107@yeah.net), 2017, Sichuan University (49): : 191 - 196